# BRNO UNIVERSITY OF TECHNOLOGY

# Faculty of Electrical Engineering and Communication

# MASTER'S THESIS

Brno, 2024

Bc. Dominik Klement



# **BRNO UNIVERSITY OF TECHNOLOGY**

VYSOKÉ UČENÍ TECHNICKÉ V BRNĚ

# FACULTY OF ELECTRICAL ENGINEERING AND COMMUNICATION

FAKULTA ELEKTROTECHNIKY A KOMUNIKAČNÍCH TECHNOLOGIÍ

### **DEPARTMENT OF RADIO ELECTRONICS**

ÚSTAV RADIOELEKTRONIKY

# MULTILEVEL CONVERTER WITH ACTIVE GATE DRIVERS FOR FAULT RIDE-THROUGH

VÍCEÚROVŇOVÝ MĚNIČ S AKTIVNÍMI HRADLOVÝMI BUDIČI PRO FAULT RIDE-THROUGH

#### MASTER'S THESIS DIPLOMOVÁ PRÁCE

AUTHOR<br/>AUTOR PRÁCEBc. Dominik KlementSUPERVISOR<br/>VEDOUCÍ PRÁCEdoc. Ing. Tomáš Götthans, Ph.D.

#### **BRNO 2024**



### **Master's Thesis**

Master's study program Space Applications

Department of Radio Electronics

Student:Bc. Dominik KlementYear of<br/>study:2

*ID:* 211152

Academic year: 2023/24

TITLE OF THESIS:

#### Multilevel Converter with Active Gate Drivers for Fault Ride-Through

#### INSTRUCTION:

This thesis aims to make a significant contribution to the advancement of fault tolerance in power electronics converters, specifically focusing on the Nested Neutral Point Piloted (NNPP) multilevel converter. Rooted in a thorough review of state-of-the-art literature, the research aims to identify gaps, limitations, and challenges in existing approaches. The goals encompass a comprehensive description of the NNPP converter and other multilevel topologies. The thesis will propose and implement a fault-tolerant algorithm utilizing active gate driving technology, including space vector modulation and active capacitor voltage balancing control. This algorithm is to be implemented in simulation software, and the converter's hardware is to be designed for further real-world testing. The thesis will conclude with a comparative analysis of existing fault-tolerant methods, highlighting their respective advantages and disadvantages. In its final section, the thesis will summarize key findings, discuss potential applications, and propose topics for future research.

Goals

1. Conduct an in-depth analysis and comparison of various multilevel converter topologies, exploring their applications, use cases, functional principles, and differences to provide a broader understanding of their utilization in power electronics.

2. Develop an algorithm that addresses identified limitations in existing nested neutral point piloted converter designs and validate the proposed algorithm through simulation software implementation.

3. Design the converter's hardware and active gate driver to enable future real-world testing, ensuring it aligns with the algorithm's specifications for compatibility with control and measurement signals.

4. Perform a comparative analysis of existing fault-tolerant methods and the proposed method, outlining specific advantages and disadvantages and potential topics for future development of multilevel converters.

#### **RECOMMENDED LITERATURE:**

1. CHEN, Jiangui, Yan LI a Mei LIANG, 2019. A Gate Driver Based on Variable Voltage and Resistance for Suppressing Overcurrent and Overvoltage of SiC MOSFETs. Energies [online]. 12(9), 1640. ISSN 1996-1073. Dostupné z: doi:10.3390/en12091640

2. MEYNARD, T.A., H. FOCH, P. THOMAS, J. COURAULT, R. JAKOB a M. NAHRSTAEDT, 2002. Multicell converters: basic concepts and industry applications. IEEE Transactions on Industrial Electronics [online]. 49(5), 955–964. ISSN 1557-9948. Dostupné z: doi:10.1109/TIE.2002.803174

3. ROJAS, Félix, Cristóbal JEREZ, Christoph Michael HACKL, Oliver KALMBACH, Javier PEREDA a Jonathan LILLO, 2022. Faults in Modular Multilevel Cascade Converters—Part I: Reliability, Failure Mechanisms, and Fault Impact Analysis. IEEE Open Journal of the Industrial Electronics Society [online]. 3, 628–649. ISSN 2644-1284. Dostupné z: doi:10.1109/OJIES.2022.3213510

4. YU, Jianghui, Rolando BURGOS, Qiong WANG a Ismail AGIRMAN, 2019. Design of a SiC-based Five-Level Stacked Multicell Converter for High-Speed Motor Drives. In: 2019 IEEE Energy Conversion Congress and Exposition (ECCE): 2019 IEEE Energy Conversion Congress and Exposition (ECCE): 2019 IEEE Energy Conversion Congress and Exposition (ECCE) [online]. s. 4063–4068. ISSN 2329-3748. Dostupné z: doi:10.1109/ECCE.2019.8912728

Date of project specification: 16.2.2024 Deadline for submission: 20.5.2024

Supervisor:doc. Ing. Tomáš Götthans, Ph.D.Consultant:Dr. Jun Wang, University of Nebraska–Lincoln

doc. Ing. Tomáš Götthans, Ph.D. Chair of study program board

WARNING:

The author of the Master's Thesis claims that by creating this thesis he/she did not infringe the rights of third persons and the personal and/or property rights of third persons were not subjected to derogatory treatment. The author is fully aware of the legal consequences of an infringement of provisions as per Section 11 and following of Act No 121/2000 Coll. on copyright and rights related to copyright and on amendments to some other laws (the Copyright Act) in the wording of subsequent directives including the possible criminal consequences as resulting from provisions of Part 2, Chapter VI, Article 4 of Criminal Code 40/2009 Coll.

Faculty of Electrical Engineering and Communication, Brno University of Technology / Technická 3058/10 / 616 00 / Brno

# Abstract

This thesis explores multilevel converters, highlighting their benefits and current/potential future applications. It focuses on the Nested Neutral Point Piloted (NNPP) topology and develops a fault ride-through control algorithm with active capacitor voltage balancing and space vector modulation. The algorithm is validated through simulation. A prototype is designed for experimental validation. The thesis concludes by comparing the proposed fault-tolerant algorithm with existing methods.

# Keywords

Nested Neutral Point Piloted Converter, Fault Ride-through, Active gate driver, Multilevel converters, SiC MOSFET, Power Electronics, Stacked Multicell Topology, High reliability

# Abstrakt

Tato práce se zabývá víceúrovňovými měniči, popisuje jejich výhody a současné/potenciální budoucí aplikace. Zaměřuje se na "Nested Neutral Point Piloted (NNPP)" topologii a vývoj algoritmu řízení s aktivním vyrovnáváním napětí kondenzátoru a pokročilou vektorovou modulací pro tuto topologii. Tento algoritmus je ověřen pomocí simulací. Součástí práce je i návrh prototypu pro experimentální ověření. Práce je uzavřena porovnáním vyvinutého algoritmu s již existujícími metodami.

# Klíčová slova

Nested Neutral Point Piloted měnič, Fault Ride-through, Aktivný hradlový budič, Víceúrovňový měnič, SiC MOSFET, Výkonová elektronika, Stacked Multicell topologie, Vysoká spolehlivost

## Rozšířený abstrakt

Tato práce zkoumá aplikace a výhody víceúrovňových měničů, od trakčních měničů a HVDC přenosových vedení až po potenciální vesmírné aplikace, přičemž zdůrazňuje jejich schopnost snižovat elektromagnetické rušení a zvyšovat spolehlivost. Popisuje pět specifických topologií vhodných pro integraci do HFPP SiC FET modulů. Zaměřuje se na NNPP topologii, zdůrazňuje její výhody a popisuje její princip. Analýza identifikuje potenciální chyby v této topologii, tato analýza vede k vývoji řídicího algoritmu schopného jim odolávat. Algoritmus integruje základní části řízení měniče, včetně aktivního vyrovnávání napětí kondenzátoru a pokročilé vektorové modulace, a je ověřen pomocí simulace. Je navržen prototyp měniče pro experimentální měření a aktivní hradlový budič, který je navržen podle požadavků algoritmu. Práce je uzavřena porovnáním navrženého algoritmu s již existujícími metodami.

### **Bibliographic citation**

KLEMENT, Dominik. Multilevel Converter with Active Gate Drivers for Fault Ride-Through [online]. Brno, 2024 [cit. 2024-05-16]. Available from: https://www.vut.cz/studenti/zav-prace/detail/159880. Master's Thesis. Vysoké učení technické v Brně, Fakulta elektrotechniky a komunikačních technologií, Department of Radio Electronics. Supervisor Tomáš Götthans.

### **Author's Declaration**

| Author:        | Bc. Dominik Klement                                                     |
|----------------|-------------------------------------------------------------------------|
| Author's ID:   | 211152                                                                  |
| Paper type:    | Master's Thesis                                                         |
| Academic year: | 2023/24                                                                 |
| Topic:         | Multilevel Converter with Active Gate<br>Drivers for Fault Ride-Through |

I declare that I have written this paper independently, under the guidance of the advisor and using exclusively the technical references and other sources of information cited in the project and listed in the comprehensive bibliography at the end of the project.

As the author, I furthermore declare that, with respect to the creation of this paper, I have not infringed any copyright or violated anyone's personal and/or ownership rights. In this context, I am fully aware of the consequences of breaking Regulation S 11 of the Copyright Act No. 121/2000 Coll. of the Czech Republic, as amended, and of any breach of rights related to intellectual property or introduced within amendments to relevant Acts such as the Intellectual Property Act or the Criminal Code, Act No. 40/2009 Coll., Section 2, Head VI, Part 4.

Brno, May 16, 2024

author's signature

### Acknowledgement

I extend my gratitude to my supervisor, doc. Ing. Tomáš Götthans Ph.D., for his guidance and support throughout this thesis. I also thank Dr. Jun Wang for his professional consultations, which have greatly contributed to the development of this work. His expertise has been invaluable in shaping the direction of my research. Furthermore, I acknowledge the University of Nebraska-Lincoln and Brno University of Technology for their support and resources, without which this thesis would not have been possible. Additionally, I acknowledge the use of AI for text formatting assistance.

Brno, May 16, 2024

Author's signature

# Contents

| F  | IGURES. |                                     | 9  |
|----|---------|-------------------------------------|----|
| T. | ABLES   |                                     | 11 |
| IN | TRODU   | CTION                               | 12 |
| 1. | MUL     | TILEVEL CONVERTERS                  | 13 |
|    | 1.1     | APPLICATIONS                        | 14 |
|    | 1.2     | CONVERTER TOPOLOGIES                | 16 |
|    | 1.2.1   | Neutral Point Clamped               | 17 |
|    | 1.2.2   | Flying Capacitor                    | 19 |
|    | 1.2.3   | Modular Multilevel Converter        | 21 |
|    | 1.2.4   | Nested Neutral Point Piloted        | 22 |
|    | 1.2.5   | Active Neutral Point Clamped        | 24 |
| 2. | NEST    | TED NEUTRAL POINT PILOTED CONVERTER | 25 |
|    | 2.1     | SUBINTERVAL ANALYSIS                | 25 |
|    | 2.2     | TYPES OF FAULTS                     | 27 |
|    | 2.2.1   | Outer cell fault                    | 28 |
|    | 2.2.2   | Inner cell fault                    | 28 |
| 3. | CON     | TROL ALGORITHM                      | 30 |
|    | 3.1     | ACTIVE CAPACITOR VOLTAGE BALANCING  | 30 |
|    | 3.2     | COORDINATE TRANSFORMATIONS          | 33 |
|    | 3.2.1   | Clarke transformation               | 33 |
|    | 3.2.2   | Park transformation                 | 35 |
|    | 3.3     | SPACE VECTOR MODULATION             | 36 |
|    | 3.4     | FAULT DETECTION                     | 39 |
|    | 3.5     | FAULT RIDE-THROUGH                  | 39 |
|    | 3.6     | SIMULATION                          | 41 |
|    | 3.6.1   | Normal operation                    | 42 |
|    | 3.6.2   | Fault condition                     | 45 |
| 4. | CON     | VERTER PROTOTYPE                    | 49 |
|    | 4.1     | SWITCHING DEVICE                    | 50 |
|    | 4.2     | CAPACITORS                          | 53 |
|    | 4.3     | MEASUREMENT                         | 55 |
|    | 4.3.1   | Current                             | 55 |
|    | 4.3.2   | Voltage                             | 57 |
|    | 4.4     | ACTIVE GATE DRIVER                  | 58 |
|    | 4.4.1   | Requirements                        | 59 |
|    | 4.4.2   | Implementation                      | 60 |
|    | 4.5     | PROTOTYPE DESIGN                    | 63 |
|    | 4.5.1   | Schematic                           | 63 |
|    | 4.5.2   | Printed circuit board               | 66 |
| 5. | CON     | CLUSION                             | 71 |

| 5.1       | COMPARATIVE ANALYSIS | 71 |
|-----------|----------------------|----|
| 5.2       | SUMMARY              | 72 |
| LITERAT   | URE                  | 75 |
| ABBREVI   | ATIONS               | 89 |
| LIST OF A | APPENDICES           | 91 |

## **FIGURES**

| 1.1  | Comparison of output phase voltage waveforms (a) two level converter, (b) three level converter,         |    |
|------|----------------------------------------------------------------------------------------------------------|----|
|      | (c) nine level converter [14]                                                                            | 3  |
| 1.2  | GE Vernova MM7 modular multilevel converter [18]1                                                        | 5  |
| 1.3  | BorgWarner 850-Volt Multi Level High Speed Converter [20]1                                               | 5  |
| 1.4  | Overview of multilevel converter-driven applications [27]1                                               | 6  |
| 1.5  | Overview of power converter topologies [31]1                                                             | 7  |
| 1.6  | Three-phase Neutral Point Clamped Multilevel converter topology [33]                                     | 8  |
| 1.7  | Neutral Point Clamped converter single leg states (a) state "Positive", (b) state "Zero", (c) state      |    |
|      | "Negative" [35]1                                                                                         | 8  |
| 1.8  | Neutral Point Clamped converter output waveforms a) leg output b) phase-to-phase [36]1                   | 9  |
| 1.9  | Flying Capacitor topology (a) general converter, (b) single cell [39]2                                   | 0  |
| 1.10 | Three-phase four level Flying Capacitor Converter [41]                                                   | 0  |
| 1.11 | Modular Multilevel Converter submodules (a) half-bridge, (b) full-bridge, (c) CCSM, (d) NPCSM            |    |
|      | [46]2                                                                                                    | 1  |
| 1.12 | Modular Multilevel Converter submodule arm arrangements (a) single-phase, (b) three-                     |    |
|      | phase/(DC/single-phase), (c) B2B [47].                                                                   | 1  |
| 1.13 | Nested Neutral Point Piloted topology derivation (a) three level FC cell, (b) 4L NNPC converter,         |    |
|      | (c) NNPP converter [31]                                                                                  | 2  |
| 1.14 | Nested Neutral Point Piloted Converter general single leg topology [56]                                  | 3  |
| 1.15 | Initial Active Neutral Point Clamped Converter topology [58].                                            | 4  |
| 1.16 | Simplified Active Neutral Point Clamped Converter topology                                               | 4  |
| 2.1  | HFPP SiC Module topologies: (a) 5L-NNPP, (b) 5L-Vienna-NNPP, (c) 5L-ANPC, (d) 5L-FC, (e)                 |    |
|      | 5L-MMC [48]                                                                                              | 5  |
| 2.2  | General five level single phase NNPP Topology                                                            | 6  |
| 2.3  | NNPP Topology subintervals (a) $V_9$ , (b) $V_8$                                                         | 7  |
| 2.4  | Results of survey on power converter fault causes                                                        | 7  |
| 2.5  | NNPP Converter fault type division                                                                       | 8  |
| 2.6  | NNPP Converter inner cell fault current loops during (a) subinterval $V_6$ , (b) subinterval $V_7$ , (c) |    |
|      | subinterval V <sub>9</sub>                                                                               | 9  |
| 3.1  | Flying capacitor selection process flowchart [91]                                                        | 2  |
| 3.2  | Active Capacitor Voltage Balancing block in simulation software (a) internal structure, (b) block in     | ı  |
|      | schematic                                                                                                | 3  |
| 3.3  | Three-phase control block diagram [95].                                                                  | 3  |
| 3.4  | Clarke transformation implementation in simulation                                                       | 4  |
| 3.5  | Input and output of the Clarke transformation                                                            | 5  |
| 3.6  | Park transformation implementation in simulation                                                         | 6  |
| 3.7  | Input and output of the Park transformation                                                              | 6  |
| 3.8  | Reference voltage vector in the alpha-beta plane [109]                                                   | 7  |
| 3.9  | Five level converter voltage space [91]                                                                  | 7  |
| 3.10 | Simulation block schematic (a) control part, (b) modulation part                                         | 8  |
| 3.11 | Input and output of the Space Vector Modulation block                                                    | 8  |
| 3.12 | Propose fault ride-through control-flow graph                                                            | 0  |
| 3.13 | Fault of switch S <sub>3</sub> during V <sub>8</sub> subinterval (a) $i_x > 0$ , (b) $i_x < 0$ 4         | 0  |
| 3.14 | MOSFET Drain current vs. Gate-source voltage dependance [121]                                            | 1  |
| 3.15 | Converter block diagram                                                                                  | 1  |
| 3.16 | Flying capacitor voltage measurement                                                                     | .3 |
|      |                                                                                                          |    |

| 3.17 | Phase to phase voltage measurement of the converter.                                  | 43 |
|------|---------------------------------------------------------------------------------------|----|
| 3.18 | Phase to neutral voltage measurement of the converter.                                | 44 |
| 3.19 | Phase current measurement of the converter                                            | 44 |
| 3.20 | Phase current measurement of the converter during transient.                          | 45 |
| 3.21 | Simplified MOSFET model (a) subsystem, (b) internal structure.                        | 46 |
| 3.22 | Model of the OCD2 output of the TLI4791 current sensor in simulation.                 | 46 |
| 3.23 | Phase to phase voltage measurement of the converter for fault transition              | 47 |
| 3.24 | Phase to neutral voltage measurement of the converter for fault transition            | 47 |
| 3.25 | Phase current measurement of the converter for fault transition.                      | 48 |
| 4.1  | Fischer Elektromotoren TI085-052-070-04B7S-07S04BE2.                                  | 49 |
| 4.2  | Three-phase five level NNPP Converter.                                                | 50 |
| 4.3  | MOSFET Packages (a) 3 pin – no kelvin connection, (b) 4 pin – kelvin connection [145] | 52 |
| 4.4  | Turn-off/on loss lookup table of the MSC035SMA070B4 model.                            | 52 |
| 4.5  | Chosen DC-link capacitor package [150]                                                | 53 |
| 4.6  | Chosen flying capacitor package [154].                                                | 54 |
| 4.7  | Phase current measurement schematic.                                                  | 56 |
| 4.8  | TLI4791 Current sensor package.                                                       | 56 |
| 4.9  | MOSFET Current measurement schematic.                                                 | 57 |
| 4.10 | DC-link capacitor voltage measurement schematic.                                      | 58 |
| 4.11 | Active gate driving methods overview [173].                                           | 59 |
| 4.12 | Isolated DC/DC Converter MGJ1D151505MPC [181].                                        | 61 |
| 4.13 | SIMetrix simulation model of the MSC035SMA070 MOSFET.                                 | 61 |
| 4.14 | Output of the SIMetrix simulation of the MSC035SMA070 MOSFET.                         | 62 |
| 4.15 | Low conductivity mode power supply schematic.                                         | 63 |
| 4.16 | Hierarchical schematic of the converter system.                                       | 64 |
| 4.17 | IPC-2221B Electrical conductor spacing [188].                                         | 64 |
| 4.18 | Altium designer clearance rule definition.                                            | 65 |
| 4.19 | Active gate driver schematic symbol.                                                  | 65 |
| 4.20 | MOSFET Control schematic sheet.                                                       | 66 |
| 4.21 | Signal harness (a) group creation, (b) usage in hierarchical design.                  | 66 |
| 4.22 | Active gate driver PCB layout                                                         | 67 |
| 4.23 | Saturn PCB Design tool example calculation                                            | 68 |
| 4.24 | Rendering of the active gate driver PCB.                                              | 68 |
| 4.25 | Single phase of the converter PCB layout.                                             | 69 |
| 4.26 | Rendering of the top side of the converter PCB.                                       | 69 |
| 4.27 | Rendering of the bottom side of the converter PCB                                     | 70 |
|      |                                                                                       |    |

## **TABLES**

| 1.1 | Neutral Point Clamped converter switching states       | 19 |
|-----|--------------------------------------------------------|----|
| 2.1 | NNPP Converter Switching states overview               | 26 |
| 2.2 | NNPP Converter inner cell fault current loop overview  | 29 |
| 3.1 | Overview of simulation parameters for normal operation | 42 |
| 3.2 | Overview of simulation parameters for fault condition  | 46 |
| 4.1 | Overview of the motor parameters [133]                 | 49 |
| 4.2 | Overview of the converter parameters.                  | 50 |
| 4.3 | Comparison of the switching device candidates          | 51 |
| 4.4 | LESR 15-NP Parameters [162].                           | 55 |
| 5.1 | Fault-tolerant method comparison overview              | 72 |

### **INTRODUCTION**

The focus of this work is to develop a general algorithm for controlling a three-phase multilevel power converter. The algorithm aims to maintain functionality when a fault occurs with reduced output waveform quality until the converter is serviced resulting in fault ride-through capability. This solution is particularly valuable for high-reliability applications in extreme environments. The converter will be simulated and additionally, a physical prototype meeting the algorithm's requirements will be designed for future experimental validation.

Power converters are instrumental in transforming electrical power from one form to another in various applications. These range from low-power, low-voltage systems such as electric bikes to high-power, high-voltage applications such as HVDC grids, wind farms, and heavy industrial machinery as well as the automotive sector, where multilevel converters are a rising trend [1]. In addition, power converters are critical in space applications, enabling efficient power management and distribution aboard spacecraft and satellites [2].

The multilevel converter addresses several shortcomings of a more traditional twolevel topology, as low-order harmonics in the output waveform [3] or high overvoltage on the output terminals caused by reflections [4]. However, the improvements in output waveform quality comes at a cost of control complexity [5] and additional components that can lead to fault susceptibility [6].

The current state-of-the-art control solutions mainly focus on the open circuit fault [5], [6], [7], the short circuit fault of multilevel converters is studied, however the proposed solution requires additional components in the current carrying path [8]. The design of the converter and the focus is given on the short circuit failure mode of the switching device as it is the main failure mode [9] of a novel Press-pack type SiC IGBT [10] that was developed in parallel and that is to be used as a switching device in the future versions of this power converter, as well as the fail-to-short behavior being the preferred failure mode for HVDC and FACTS applications [11], [12].

The thesis consists of four chapters. The first chapter provides an overview of multilevel converters, including a comparison with two-level converters and an exploration of current and potential future applications. Various converter topologies are compared to select one for the prototype and control algorithm design. The second chapter delves deeper into the chosen converter topology, analyzing switching subintervals, voltage stresses on main components, and conducting fault state analysis. The third chapter focuses on the detailed development of a specific fault ride-through capable control algorithm tailored to the chosen topology. Hardware control and measurement interface requirements are outlined, and simulation results of the control algorithm are presented. Finally, the last chapter centers on the hardware design of the power converter, selecting components compatible with the control algorithm's requirements.

### **1. MULTILEVEL CONVERTERS**

Multilevel converters are converters where the output voltage waveform is synthesized as a combination of several DC voltages, thus they have the ability to generate a highquality output with lower total harmonic distortion, with a zero harmonic distortion of the output waveform being obtained with an infinite number of output levels. More levels mean higher voltages can be spanned by series devices without device voltage sharing problems [7].

Depending on the topology, a multilevel converter is usually comprised of identical sub-modules whose series and parallel combinations give the convert the ability to staircase the output voltage waveform and more accurately represent the requested waveform, the difference in the output waveforms can be seen in Figure 1.1.

With the increase of power requirements of many applications a higher voltage is required, for example in the case of HVDC and UHVDC transmission lines, where the voltages can reach levels upwards of 800 kV [8], however the current commercially available semiconductor technology tops up at 6.5 kV [9], [10]. Multilevel converters allow the use of lower voltage switching devices in high voltage applications [11], [12], [13].



Fig. 1.1 Comparison of output phase voltage waveforms (a) two level converter, (b) three level converter, (c) nine level converter [14].

The advantages of multilevel converters include:

- High-quality output waveform,
- use of lower voltage switching devices for high voltage applications,
- modularity and expandability,
- depending on topology: switch combination redundancy,
- improved efficiency due to switching at fundamental frequency.

Multilevel converters have a number of advantages over traditional two-level converters;

however, they also present some disadvantages. The use of series connection of lower voltage switching devices as opposed to use of switching devices rated for operation at the voltage level of the system leads to increase part count, which inherently decreases the reliability due to potential manufacturing defects or faulty components, this has been mostly solved in the current days [15], but still needs to be taken into account during the failure rate assessment.

When implementing a multi-level converter in a low voltage application, the increase in cost of the components may offset the advantages of increased output waveform quality, that is why multi-level topologies are still a domain of high-voltage converters.

As opposed to a traditional three phase two-level topology, where only six switching devices are controlled, multi-level converters usually have a much greater number of switches with different switching combinations that have different effect on the output voltage as well as in the case of some multi-level topologies the current and its direction flowing through the DC-link capacitors, the voltage balance of them as well as the neutral point current. This results in the need for complex control algorithms that may require significant computational power for the converter to operate at high switching frequencies, which is the case of control of a high-speed electric motor with a high pole pair count resulting in high fundamental frequency.

If care is not taken in the hardware design of a multi-level converter, big commutation loops may occur, which may result in high EMI of the converter, which can in turn affect the performance of sensitive voltage and current sensors used for control, rendering the converter inoperable as well as affect the surrounding subsystems onboard the device.

The disadvantages of multilevel converters include:

- Increased part count,
- control complexity when compared to two-level converters,
- improper design may result in EMI issues,
- depending on topology and number of levels: higher switching losses.

### **1.1 Applications**

Multilevel converters have found successful industrial applications in various fields, including renewable energy integration, high-voltage DC transmission, motor drives, and more. Recent advances in multilevel converter technology have led to new commercial topologies and modulation and control techniques that have improved their performance and efficiency [16].

An example of a use of a multilevel converter may be an MM7 modular multilevel converter from GE Vernova shown in Figure 1.2, such a converter may be used in many applications ranging from MVDC transmission with voltages of up to 100 kV all the way to STATCOM applications with power ranging from 30 to 150 MW. The main advantages of using a multilevel converter topology include the containment of a single

failure at a local submodule level and a transform-less design for applications of up to 36 kV [17].



Fig. 1.2 GE Vernova MM7 modular multilevel converter [18].

Another example of the use of multilevel converters is a Multilevel Highspeed Inverter from BorgWarner shown in Figure 1.3. This converter can, thanks to the multilevel technology operate high-speed electric motors at speeds of up to 180 000 rpm [19]. Such speeds would be very difficult to achieve with traditional topologies due to the extremely high dV/dt on the output terminal.



Fig. 1.3 BorgWarner 850-Volt Multi Level High Speed Converter [20].

High dv/dt can cause voltage spikes and ringing on the leading edge of the voltage pulse, which can lead to high-frequency EMI and damage to the motor windings if the peak voltage is too high. The main problems associated with high dV/dt are motor insulation failure, motor bearing failure and increased levels of RFI [21].

A filter may be introduced at the output of the converter, which will decrease the high dV/dt, but will lead to losses, which can in certain cases be as high as 11.7% [22]. The inclusion of a filter also lowers the volumetric and gravimetric density of the converter,

which can in some applications be highly undesired, such applications may include an extraterrestrial mining machinery, whose cost to launch from earth would be increased and payload capacity reduced.

Application of multi-level converter in motor controllers can due to the lower overvoltage values on the output terminals [4], increase the lifespan of electric motors, reducing their potential downtime and increasing the servicing interval. This can in both terrestrial and space applications mean cost savings.

Multi-level converters are currently being developed for a more potential use in the aerospace industry [23], the number of redundant switching states, when implemented correctly offer added redundancy and can result in fault tolerant systems [24]. With future space developments, including the potential permanent habitations of extraterrestrial objects such as Mars or the Moon, the comfort of the crew needs to be taken into account, the power demand will increase [25], where it will be necessary to increase the voltage of the systems beyond the current norms [26], by using multi-level converters in such applications, redundancy can be achieved with low EMI and RFI.



Fig. 1.4 Overview of multilevel converter-driven applications [27].

The use of multilevel converters is extremely broad, an overview is shown in Figure 1.4. Their utilization is only growing, where the advantages in many applications outweigh the disadvantages.

### **1.2** Converter topologies

Multilevel converter topologies have been widely studied and developed for various applications. A review of existing topologies of multilevel inverters is presented in the following chapters.

This is not a comprehensive comparison as the number of topologies is constantly growing as can be seen in [28], [29], [30] and in the Figure 1.5, where the most popular power converter topologies are shown. Only the five major multi-level converters are considered in this comparison as there is sufficient information available regarding their functional principle and inherent properties.



Fig. 1.5 Overview of power converter topologies [31].

This comparison is conducted to gain a better understanding of the underlying concepts of achieving a multi-level output, for most of the topologies compared, the individual switching states are not described as that is not the focus of this thesis, only their functional principle is shown.

Individual topologies have distinctive features, which have their advantages and disadvantages and the choice between them must be made according to the system requirements such as the efficiency target, total harmonic distortion, fundamental frequency, system voltage etc. For the development of the control algorithm a Nested Neutral Point Piloted topology was chosen, the choice is described in more detail in chapter 2 of this thesis.

#### 1.2.1 Neutral Point Clamped

Neutral Point Clamped (NPC) converter is the most commonly used multilevel converter topology [32]. And is widely used in medium voltage applications [33]. The topology is characterized by the use diodes to clamp the output voltage and is shown in Figure 1.6.



Fig. 1.6 Three-phase Neutral Point Clamped Multilevel converter topology [33].

Care needs to be taken to keep the DC midpoint balanced as at high modulation indices a low frequency ripple occurs on the neutral-point voltage and steady-state unbalance in the neutral-point voltage may arise due to a variety of factors such as component imperfections, transients and other nonidealities and imbalances [34].

The Neutral point clamped converter has three output levels per phase and varies between three states "*Positive*", "*Zero*" and "*Negative*" as shown in Figure 1.7, where the current flow for one leg of the converter can also be seen [35].



Fig. 1.7 Neutral Point Clamped converter single leg states (a) state "Positive", (b) state "Zero", (c) state "Negative" [35].

The resulting output then is +E, 0 and -E, respectively. Whereas the two-level converter only switches between +E and -E. The output waveforms of the converter are shown in Figure 1.8.



Fig. 1.8 Neutral Point Clamped converter output waveforms a) leg output b) phase-to-phase [36].

Table 1.1 contains an overview of the basic switching states of a single leg of the neutral point clamped converter topology from Figure 1.7. For each of the three switching states the conduction state of each of the switching devices is presented as well.

| Switching device state |     |     | 9   | Output volto co | Curitahing state |  |  |
|------------------------|-----|-----|-----|-----------------|------------------|--|--|
| Sx1                    | Sx2 | Sx3 | Sx4 | Output voltage  | Switching state  |  |  |
| ON                     | ON  | OFF | OFF | +E              | Positive         |  |  |
| OFF                    | ON  | ON  | OFF | 0               | Zero             |  |  |
| OFF                    | OFF | ON  | ON  | -Е              | Negative         |  |  |

Table 1.1Neutral Point Clamped converter switching states

Overall, the three-level output of the neutral point clamped has clear advantages over the traditional two-level converter, such as reduced switching losses due to only half of the voltage being switched, this also gives the topology an advantage of for lower voltage rating of switching devices such as MOSFETS or IGBTs, which may result in lower cost and lower conduction losses due to more mature technology.

The output will also only have lower current ripple and half of the voltage transient [37]. These advantages come at a cost of more complex control, the unequal loss distribution among switching devices and the need for DC link capacitor voltage balancing [38].

#### 1.2.2 Flying Capacitor

The flying capacitor topology, often referred to as the multicell topology, is a type of multilevel converter that consists of a series of elementary cells. The general converter topology is shown in Figure 1.9a. The topology is comprised of p pairs of three quadrant switches, separated by p-1 flying voltage sources [39] shown in Figure 1.9b.



Fig. 1.9 Flying Capacitor topology (a) general converter, (b) single cell [39].

The number of output levels  $N_{output_lvls}$  is directly proportional to the number of cells in series and can theoretically be infinite and can be expressed by an equation [40]

$$N_{output \ lvls} = p + 1, \tag{1.1}$$

where p is the number of single cells in the converter leg. Figure 1.10 shows connection of three elementary cells and two flying capacitors per phase with a shared DC link capacitor C<sub>3</sub>.



Fig. 1.10 Three-phase four level Flying Capacitor Converter [41].

The voltage on the flying capacitors may become unbalanced, in the past an open-loop balance booster was used [39], that however adds additional components to the circuit and may introduce losses, the solution for active closed-loop control was proposed in [42].

In summary, flying capacitor converters consist of multiple cells connected in series to distribute the voltage constraints amongst them and to improve the output waveform. They have been shown to be suitable for various applications such as for example the input converter of GEC/ACEC T13 Locomotives and three-phase Alstom electric motor inverters [43].

#### 1.2.3 Modular Multilevel Converter

The modular multilevel converters consist of submodules that can be of different types, Although the most commonly used submodules are the half- and full-bridge topologies [44], several alternative submodules topologies to fulfill different objectives have been proposed, such as a modified active neutral point clamped submodule proposed in [45]. Several submodule configurations are shown in Figure 1.11



Fig. 1.11 Modular Multilevel Converter submodules (a) half-bridge, (b) fullbridge, (c) CCSM, (d) NPCSM [46].

Modular multilevel converter is a cascaded connection of a large number of the described submodules, they are arranged in groups called arms, which can be connected in several configurations as shown in Figure 1.12.



Fig. 1.12 Modular Multilevel Converter submodule arm arrangements (a) single-phase, (b) three-phase/(DC/single-phase), (c) B2B [47].

A five level output can be achieved in a three layer stack of the HFPP module design proposed in [48]. The half-bridge based multilevel converter is a highly customizable converter with modular and transformer-less construction, half-bridge cell is essentially a DC-chopper, where the voltage is either equal to the voltage of the intermediate capacitor or it is zero, the states of the switching devices are complementary [49].

The advantages and disadvantages are similar to other topologies, the output waveform has a better quality, but over the two-level converter, there is need for more power semiconductor switches and their gate driving circuitry, which in turn increases the footprint as well as costs of the converter [50]. This topology also requires an inductor on each side of a single leg of the converter [51].

#### 1.2.4 Nested Neutral Point Piloted

Nested Neutral Point Piloted sometimes also called Stacked Multicell topology [31] is a hybrid multilevel topology . The topology is inherently modular and exhibits a natural flying capacitor voltage balancing properties, however input variations can occur, which can influence the balancing property and can negatively influence the performance of the converter [52], this can be solved by an external balance booster circuit as in [53], [54], [55] or an active voltage balancing can be implemented, which will be described in further detail in the chapter 3.1.



Fig. 1.13 Nested Neutral Point Piloted topology derivation (a) three level FC cell, (b) 4L NNPC converter, (c) NNPP converter [31].

The topology for a single leg of a five-level three-phase stacked multicell is shown in Figure 1.13c, the topology is derived as a combination of a Flying Capacitor cell and an Nested Neutral Point Clamped converter topology [31].



Fig. 1.14 Nested Neutral Point Piloted Converter general single leg topology [56].

A general topology for a nested neutral point piloted leg is shown in Figure 1.14. The circuit is made up of elementary commutation cells connected in n stages with p cells connected in a  $n \times p$  structure, where the number of output levels  $N_{output\_lvls}$  can be calculated by the following equation [57]

$$N_{output\_lvls} = (n \cdot p) + 1. \tag{1.2}$$

For this thesis, only  $2x^2$  (two cells in series and two stacks) configuration is considered as five-level output waveform can be achieved using three layers of the HFPP Press-pack design. As the implementation of a NNPP topology with fault ride-through is the focus of this thesis the switching states as well as the potential faults are described in more detail in chapter **X**. The voltage  $V_{C_{ii}}$  across the flying capacitors is [57]

$$V_{C_{ij}} = \frac{i \cdot E}{n \cdot p}, \tag{1.3}$$

where *i* is the index of the capacitor in a circuit, *E* is the input voltage, *n* is the number of stages and *p* is the number of cells in series [53]. The voltage constraint  $V_{sw}$  on the switching devices is the same across all switches and is equal to [57]

$$V_{SW} = \frac{E}{n \cdot p}, \qquad (1.4)$$

where E is the input voltage, n is the number of stages and p is the number of cells in series [54]. The main advantage of this topology over a classical multilevel converter is the possibility to share the voltage constrains across the circuit, therefore the voltage rating of the flying capacitors and switching devices are reduced. The disadvantages are similar to the majority of the multilevel converter topologies, a large number of power semiconductor switches are needed, which inherently reduces the reliability of the converter. Although low-voltage-rated switches can be utilized in a multilevel converter, each switch requires a gate driver and protection circuits [55].

#### 1.2.5 Active Neutral Point Clamped

The initial proposed concept is shown in Figure 1.15, but the topology was due to the three floating capacitors excessive in terms of costs as well as the volumetric density, to reduce the number of floating capacitors, capacitors C2 and C3 can be eliminated resulting in a simplified topology shown in Figure 1.16.



Fig. 1.15 Initial Active Neutral Point Clamped Converter topology [58].

Active Neutral-point-clamped converter is a hybrid multilevel converter based on a cascade of a three-level Flying capacitor topology and a traditional two-level topology. The switches of 3L FC cells operate in low (fundamental) frequency while switches of the two-level cell operate in high (switching) frequency [49].



Fig. 1.16 Simplified Active Neutral Point Clamped Converter topology.

The removal of capacitors C2 and C3 however resulted in the elimination of the natural balancing aspect of the converter, this was solved in [59], [60] by the implementation of active capacitor voltage control.

The advantage of this topology is that it requires only one more capacitor per phase than a NPC three-level converter [59] to achieve a five level output waveform, but the disadvantage is the unequal distribution of the switching device losses, this is however potentially solvable by the use of different optimization strategies as shown in [60].

### **2. NESTED NEUTRAL POINT PILOTED CONVERTER**

The selection of the multilevel converter topology was based on a paper, where a novel high-frequency press-pack (HFPP) SiC FET module was proposed. This paper was a part of development from the same laboratory as this thesis is. The nested neutral point piloted topology is easily scalable and has switching state redundancy properties, which allows for a fault tolerant/ride-through capabilities, where a fail-to-short behavior of the switching device is expected, a five-level circuit can be achieved within a three layer structure of the HFPP module and can be seen in Figure 2.1a allowing for operation under medium voltage, high current and fast switching transients [10], in Figure 2.1 other multilevel topologies achievable within the three layer HFPP structure can be seen.



Fig. 2.1 HFPP SiC Module topologies: (a) 5L-NNPP, (b) 5L-Vienna-NNPP, (c) 5L-ANPC, (d) 5L-FC, (e) 5L-MMC [48].

The aim of this thesis is to develop a prototype that uses components available off the shelf, to evaluate and gain experience with the control of such a converter topology at a lower voltage and lower power. The control algorithm that is to be developed is then to be used during the experimental phase of the implementation of the HFPP module, the focus of current state of the art papers in this field are on the open circuit fault, where the short-circuit fault is only studied briefly and for fault tolerance capability external devices are used in [61].

In this chapter the nested neutral point piloted topology is to be analyzed further with focus on its subinterval analysis, the effect of the switching states on the capacitor voltages and neutral point current as well as the types of faults which can occur.

#### 2.1 Subinterval analysis

For this chapter only a five-level topology is considered as that is the focus of this work and the limitation of the HFPP SiC module. A general single phase five-level nested neutral point piloted converter circuit is shown in Figure 2.2.



Fig. 2.2 General five level single phase NNPP Topology.

The five-level output can be achieved using nine combinations, each with different effects on the flying capacitors and neutral point current, which is important for achieving a balanced capacitor voltage and the effect is used in the active capacitor voltage balancing algorithm, which is described in chapter 3.1, this balance is important for acquiring a high-quality output waveform. Table 2.1 shows the state of the switching devices for each of the nine combinations as well as the effect on the currents in the circuit [62].

| $V_N$ | $S_{XI}$ | $S_{X2}$ | $S_{X3}$ | $S_{X4}$ | $S_{X5}$ | $S_{X6}$ | $S_{X7}$ | $S_{X8}$ | Vox  | $I_{FX1}$                  | $I_{FX2}$                  | <b>I</b> <sub>X0</sub> |
|-------|----------|----------|----------|----------|----------|----------|----------|----------|------|----------------------------|----------------------------|------------------------|
| $V_1$ | 1        | 1        | 1        | 0        | 1        | 0        | 0        | 0        | Е    | 0                          | 0                          | 0                      |
| $V_2$ | 1        | 0        | 1        | 0        | 1        | 1        | 0        | 0        | E/2  | Iox                        | 0                          | 0                      |
| $V_3$ | 0        | 1        | 1        | 1        | 1        | 0        | 0        | 0        | E/2  | -I <sub>ox</sub>           | 0                          | $I_{ox}$               |
| $V_4$ | 1        | 0        | 1        | 0        | 0        | 1        | 0        | 1        | 0    | $\mathbf{I}_{\mathrm{ox}}$ | $\mathbf{I}_{\mathrm{ox}}$ | 0                      |
| $V_5$ | 0        | 0        | 1        | 1        | 1        | 1        | 0        | 0        | 0    | 0                          | 0                          | $I_{ox}$               |
| $V_6$ | 0        | 1        | 0        | 1        | 1        | 0        | 1        | 0        | 0    | -I <sub>ox</sub>           | -I <sub>ox</sub>           | 0                      |
| $V_7$ | 0        | 0        | 0        | 1        | 1        | 1        | 1        | 0        | -E/2 | 0                          | Iox                        | Iox                    |
| $V_8$ | 0        | 0        | 1        | 1        | 0        | 1        | 0        | 1        | -E/2 | 0                          | -I <sub>ox</sub>           | 0                      |
| $V_9$ | 0        | 0        | 0        | 1        | 0        | 1        | 1        | 1        | -E   | 0                          | 0                          | 0                      |

Table 2.1NNPP Converter Switching states overview

In Figure 2.3 two of the nine combinations are shown, the rest is in appendix A. These combinations are shown for a single leg of a three-phase converter, where the neutral point is referred to as ground point for the output voltage measurement. The switching devices were replaced by SPST switches to better animate the conductive path.



Fig. 2.3 NNPP Topology subintervals (a) V<sub>9</sub>, (b) V<sub>8</sub>.

### 2.2 Types of faults

According to [63], approximately 51% of faults in power converters is caused by semiconductors and capacitors. In a survey from [64] power device was selected by 31% of the respondents as the most fragile component, making it the most selected option as can be seen in Figure 2.4.



Fig. 2.4 Results of survey on power converter fault causes.

Based on these sources, the focus is put on the fault analysis of the switching devices and fault of other devices such as capacitors, gate drivers etc... is not considered. The failure rate of the switching devices and the converter configuration itself is also not described as it was already sufficiently described in [65] as well as other literature.

Two common fault modes of a traditional switching device are open- and short-circuit faults, but considering the use of HFPP Press-pack switching module, where the aim is to have a fail-to-short behavior the open-circuit fault is less prevalent then in case of a wire-

bond, where a bond wire fusing leads to an open circuit [66], only short-circuit faults are to be analyzed and considered in the development of the control algorithm.

A short-circuit fault is the inability of a switch to stop conducting when a turn on signal is no longer present. This can due to the amount of energy present in power electronics converters cause severe consequences not only on the switch, but also on the connected components, such as the capacitors or the PCB of the converter and can, if present for longer than the short-circuit withstand capability guarantee of the manufacturer lead to thermal runaway [67].

According to [61], where a short-circuit analysis of the nested neutral point piloted circuit topology was conducted, the fault of the converter can be grouped into two groups; the outer cell fault and the inner cell fault in figure 2.5 the group division is shown.



Fig. 2.5 NNPP Converter fault type division.

#### 2.2.1 Outer cell fault

The outer cell fault is fault of the switching devices  $S_{x1}$ ,  $S'_{x1}$ ,  $S_{x2}$ ,  $S'_{x2}$ ,  $S_{x7}$ ,  $S'_{x7}$ ,  $S_{x8}$  and  $S'_{x8}$ , where x is the phase leg marking of the converter. As each of the switches is redundant, and when failure occurs, on for example  $S_{x1}$ , the switch  $S'_{x1}$  can still be used to control the circuit, however the switch would have to withstand a bigger voltage that it may be rated to, therefore the solution would be to either use another pair of switching devices in series or to increase the voltage rating of the switching device used. Due to this reason and the simplicity of solving this fault, it is not considered during the development of the proposed control algorithm but should be considered for commercial applications.

#### 2.2.2 Inner cell fault

The inner cell fault is defined as the short circuit failure of the switching devices  $S_{x3}$ ,  $S_{x4}$ ,  $S_{x5}$  and  $S_{x6}$ . When, for example, the switching device  $S_{x3}$  fails, the effect on the circuit is during the subintervals  $V_6$ ,  $V_7$  and  $V_9$ , during which a current loop would be formed by switching devices  $S_{x3}$ ,  $S_{x7}$ ,  $S'_{x7}$  and  $S_{x4}$ . This current loop would force the energy from the DC link capacitor  $C_2$  to flow to the flying capacitor  $C_{fx2}$ , this current would be extremely high as the capacitors used in power converters have low ESR and ESL and could cause damage to the components in the circuit.



Fig. 2.6 NNPP Converter inner cell fault current loops during (a) subinterval V<sub>6</sub>, (b) subinterval V<sub>7</sub>, (c) subinterval V<sub>9</sub>.

The resulting current loops for this example are shown in Figure 2.6. Where the effect of the short-circuit failure of the switch  $S_{x3}$  can be seen. Similar procedure was taken during the evaluation of the rest of the switching devices in the inner cell group. The conclusion is summarized in table 2.2.

 Table
 2.2
 NNPP Converter inner cell fault current loop overview

| Switch at fault            | Current loop formed in subinterval |
|----------------------------|------------------------------------|
| S <sub>x3</sub>            | $V_6, V_7, V_9$                    |
| $\mathbf{S}_{\mathbf{x}4}$ | $V_1, V_2, V_4$                    |
| $S_{x5}$                   | $V_4, V_8, V_9$                    |
| $\mathbf{S}_{\mathbf{x}6}$ | $V_1, V_3, V_6$                    |

The inner cell fault has the potential to be destructive and influence the functionality of the converter. Therefore, an algorithm is to be proposed in this thesis to deal with the issue of current loops forming when a short-circuit fault occurs in one of the described switches. In [61] external devices such as mechanical switches and fuses are used to achieve this, but this requires additional components in the high current path, which is undesirable. An active gate control is to be implemented to mitigate the external components in the high current path and instead, use the active region of the switch utilizing gate-source voltage manipulation of the switching device to detect and to resolve a short-circuit fault, this is described in detail in the chapter 4.4.

### **3.** CONTROL ALGORITHM

The control algorithm is the main part of this thesis, the goal is to develop an algorithm to control a three-phase nested neutral point piloted converter with a fault ride-through capability as well as advanced features such as active capacitor voltage balancing, space vector modulation of the output voltage for an optimal performance when operating with AC motors as well as third harmonic injection to improve the performance of the converter. Feedback loop to control the direct axis and the quadrature axis current is also to be implemented to allow Field-Oriented Control of the connected motor. High switching frequency is to be used to allow the use of motors with a high number of pole pairs. Additional features such as Flux-weakening, MTPA and other high-performance motor specific features shown to have the ability to improve the overall system performance are not considered in the design of the control algorithm nor the converter as they have been previously implemented as shown in [68], [69], [70], [71].

Most of the features listed have been previously implemented and are mostly commercially available, except for the method for fault ride-through, which is described in the chapter 3.5. At the time of writing, no paper has been presented to use the proposed method.

### 3.1 Active capacitor voltage balancing

In order to achieve an optimal performance of a nested neutral point piloted converter, it is crucial to achieve balance of the voltages of the capacitors [72], [73]. This balance can be in many multicell converter cases be achieved naturally [74], [75], [76], however such balancing property is usually dependent on the properties of the connected load and on the use of Phase Shifted Pulse Width Modulation control scheme as shown in [77] and [78]. A balance booster is proposed in [79], it is a resonant RLC circuit, that accelerates the natural balancing property of the converter [80], this however introduces power losses. As fault ride-through capability is the main requirement for the control algorithm, a reliance on the natural balancing property either with or without the use of a balance booster is not sufficient as the load condition in a three-phase circuit may change dynamically depending on the motor/grid load as described in [81], [82] and [83]. Therefore, an active capacitor voltage balancing algorithm needs to be implemented, many solutions have already been presented such as [84], [85] and [86]. These algorithms use the properties of the different subintervals and their effect on the current flowing through the neutral point and the two flying capacitors.

A balance of the capacitors voltages was in the first version of the algorithm achieved by slightly modifying the ACVB solution described in [87], where a dynamic model of the neutral-point voltage of the nested neutral point piloted topology is established. This model is then used to calculate the zero-sequence voltage component. Such a solution has been previously used in different topologies such as ANPC in [88] and NPC in [89]. A zero-sequence component is zero in case of symmetrical load, however due to conditions described previously an asymmetrical load may be formed on the output of the converter, therefore between the neutral points, there is a voltage difference, which is referred to as the zero sequence voltage [90], which in turn influences the DC-link capacitor balance.

From the measured voltages  $V_{c1}$  and  $V_{c2}$  of the DC-link capacitors, we can calculate the voltage imbalance and using the known capacitance *C* of the DC-link capacitor we can calculate the neutral point current  $I_{balance}$  which is required to achieve their balance

$$I_{balance} = \frac{C \cdot \frac{(V_{c2} - V_{c1})}{K}}{T_s},$$
(3.1)

where  $I_{balance}$  is the neutral point current, C is the capacitance,  $V_{c1}$  and  $V_{c2}$  are the voltages of the DC-link capacitors, K is the number of switching cycles that are used to achieve the neutral-point voltage-balance and  $T_s$  the switching cycle.

By applying  $I_{balance}$  for K switching cycles a balanced state of the DC-link capacitors is achieved. To achieve the  $I_{balance}$  current a zero-sequence voltage component is calculated from the geometric relationship and is summed together with the reference signals for the three phases of the converter. The actual reference voltage signals  $u_x$  for each of the phases then are

$$u_{x} \begin{cases} u_{a} = u_{a0} + u_{z} \\ u_{b} = u_{b0} + u_{z} \\ u_{c} = u_{c0} + u_{z} \end{cases}$$
(3.2)

where  $u_{a0}$ ,  $u_{b0}$  and  $u_{c0}$  are the reference voltages of the three phases before adjustment and  $u_z$  is the zero-sequence voltage, to also achieve the regulation of the flying capacitors an optimal zero-sequence voltage selection method is proposed in [73].

This method results in a stable and fast balancing of both of the DC-link capacitors as well as the flying capacitors, however due to the requirements to control a high-speed motor resulting in high switching frequency as well as the additional computational burden of the fault ride-through capability and space vector modulation a simpler method was used. Slightly sacrificing the balancing accuracy of the converter but giving greater flexibility in the development of the fault ride-through capability by simplifying the subinterval selection procedure.

The method used in the final control algorithm is described in detail in [91]. First based on a space vector modulation algorithm that is described in Chapter 3.3 target vector is determined, from the target vector and the sector of the voltage space vector diagram in which the target vector lies, the three basic vectors with the lowest resulting common mode voltage can then be calculated

$$U_{com} = \frac{E \cdot [(V_a - 2) + (V_b - 2) + (V_c - 2)]}{12},$$
(3.3)

where  $V_a$ ,  $V_b$ ,  $V_c$  are the phase voltage outputs. Based on their distance  $d_i$  of to the target referce vector  $V_{ref}(V_g^*, V_h^*)$  in the *gh* coordinate system the two nearest vectors are selected; the distance is calculated as

$$d_{i} = \sqrt{\left(V_{g}^{*} - V_{gi} + \frac{1}{2}V_{h}^{*} - \frac{1}{2}V_{hi}\right)^{2} + \frac{3}{4}(V_{h}^{*} - V_{hi})^{2}},$$
(3.4)

where  $(V_{gi}, V_{hi})$  is the coordinate of  $\mathbf{V}_i$  (i = 1, 2, 3), from the two vectors then based on the state of the flying capacitor voltages  $V_{fx11}$  and  $V_{fx12}$  subintervals are chosen, which minimize the voltage deviation of their voltages, the flowchart of the selection process is then shown in Figure 3.1.



Fig. 3.1 Flying capacitor selection process flowchart [91].

After choosing the two subinterval candidates the average value of the neutral point current  $I_{on}$  can be calculated for each of them

$$I_{on} = \sum_{x=a,b,c} (S'_{x1} + S_{x4} - 1) I_x, \tag{3.5}$$

where x represents each of the three phases and  $S'_{x1}$  the negation of the state of the switching device  $S_{x1}$  and  $I_x$  the output current. Subinterval with the minimal result of the following equation is selected as the final one to be used

$$\Delta v'_{on} = \Delta v_C + \Delta v_0 = \frac{v_{fC1} - v_{fC2}}{2} - \frac{l_{on} T_s}{2C},$$
(3.6)

Where  $v_{fC1}$  and  $v_{fC2}$  are the voltages of the capacitors,  $I_{on}$  the neutral point current, *C* their capacitance and  $T_s$  the switching cycle. This algorithm is then implemented in the simulation as a block shown in Figure 3.2 and the results of the balancing properties are shown in Figure 3.16 as a part of the simulation chapter 3.6.1.



Fig. 3.2 Active Capacitor Voltage Balancing block in simulation software (a) internal structure, (b) block in schematic.

#### 3.2 Coordinate transformations

Coordinate transformations play a crucial role in advanced control of three-phase circuits, particularly in motor control applications. These transformations enable the conversion of three-phase AC values from and into  $\alpha\beta$  reference frame or to the *dq* reference frame, allowing for more straightforward implementation of control algorithms and improved regulation of speed and torque of an electric motor. Coordinate transformations are an integral part of three-phase circuit control as shown in [92], [93] and [94]. Figure 3.3 shows the layout of the transformation implementation for a three-phase motor.



Fig. 3.3 Three-phase control block diagram [95].

#### 3.2.1 Clarke transformation

Clarke transformation also known as *alpha-beta* ( $\alpha\beta$ ) [96] transformation is utilized to simplify the analysis and control for example of three-phase electric motors, where the measured current from each of the three phases on the output in case of a balanced load

into two axis in a stationary reference frame allowing for simpler processing. Together with Park transform and their inverse transformations it is commonly used in Field Oriented Control employed in motor drives for example [97], [98] and [99].

The following equation [100] shows how the components are calculated for a general three-phase system in a matrix form:

$$\begin{bmatrix} V_{\alpha} \\ V_{\beta} \\ V_{0} \end{bmatrix} = \frac{2}{3} \times \begin{bmatrix} 1 & -\frac{1}{2} & -\frac{1}{2} \\ 0 & \frac{\sqrt{3}}{2} & -\frac{\sqrt{3}}{2} \\ \frac{1}{2} & \frac{1}{2} & \frac{1}{2} \end{bmatrix} \begin{bmatrix} V_{a} \\ V_{b} \\ V_{c} \end{bmatrix},$$
(3.7)

where  $V_a$ ,  $V_b$ ,  $V_c$  are the three-phase components, in this case the output voltage and  $V_{\alpha}$ ,  $V_{\beta}$  the alpha and beta components respectively and  $V_0$  the zero component, which is in case of a balanced system equal to zero [100]. The individual components can then be calculated

$$\begin{cases} V_{\alpha} = \frac{1}{3} (2 \cdot V_{a} - V_{b} - V_{c}) \\ V_{\beta} = \frac{1}{\sqrt{3}} (V_{b} - V_{c}) \\ V_{0} = \frac{1}{3} (V_{a} + V_{b} + V_{c}) \end{cases}$$
(3.8)

These calculations are implemented in the simulation as a subsystem block with two functions shown in Figure 3.4.



Fig. 3.4 Clarke transformation implementation in simulation.

Figure 3.5 shows the output of the subsystem block in simulation. This output is generated based on the current measurement obtained from a three-phase symmetrical load.


Fig. 3.5 Input and output of the Clarke transformation.

#### 3.2.2 Park transformation

The previously described Clarke transformation is often used in conjunction with a Park transformation [101], [102]. The input of a Park transformation is in the case of motor control an output of a Clarke transformation, where the two components *Alpha* and *Beta* are converted from a stationary reference frame into a rotating reference frame, using *Theta*, in this case, the output of the motor position sensor with offset to obtain the electrical angle. The general equation for Park transformation is [103]

$$\begin{bmatrix} V_d \\ V_q \end{bmatrix} = \begin{bmatrix} \cos\theta & \sin\theta \\ -\sin\theta & \cos\theta \end{bmatrix} \begin{bmatrix} V_\alpha \\ V_\beta \end{bmatrix},$$
(3.9)

where  $V_d$ ,  $V_q$  are the direct and quadrate axis components,  $\theta$  is the reference of the rotating frame, in case of motor control it is the electrical angle when the rotor flux is aligned with the stator phase A [104] and  $V_{\alpha}$ ,  $V_{\beta}$  are the outputs of the Clarke transformation. Each component of the transformation can be calculated

$$\begin{cases} V_d = \cos\theta \cdot V_\alpha - \sin\theta \cdot V_\beta \\ V_q = -\sin\theta \cdot V_\alpha + \cos\theta \cdot V_\beta \end{cases}$$
(3.10)

The Park transformation enables us to obtain a steady-state DC representation that reflects the currents within an AC three-phase system. This steady-state value can be effectively utilized for controlling the converter. Additionally, conventional control techniques like PI and PID controllers can be applied using this transformed representation for precise control and regulation of the system.



Fig. 3.6 Park transformation implementation in simulation.

The implementation of the Park transformation is similar to the Clarke transformation but involves the use of trigonometric functions applied to the *Theta* input. This addition simplifies the computation of the d and q functions and reduces the overall number of calculations required. Figure 3.6 shows the internal structure of the Park transformation and in Figure 3.7 the input and output of the transformation are shown.



Fig. 3.7 Input and output of the Park transformation.

### 3.3 Space vector modulation

Space vector pulse width modulation (SVPWM) is a technique for synthesizing a desired reference voltage vector to a three phase PWM pattern at the output of the inverter without the use of a carrier as explained in [105] and [106] and as shown in Figure 3.8. Space vector modulation offers improved DC bus voltage utilization by up to 15.5%, simple implementation in a DSP and improved harmonic performance [107], [108].



Fig. 3.8 Reference voltage vector in the alpha-beta plane [109].

As field-oriented control is to be used, the space vector modulation is to be implemented, the inputs for the modulation algorithm are the output of an inverse park transformation, the d and q axis values can be converted to the gh coordinate system using the equation from [110]

$$\begin{bmatrix} V_g \\ V_h \end{bmatrix} = \begin{bmatrix} 1 & -\frac{1}{\sqrt{3}} \\ 0 & \frac{2}{\sqrt{3}} \end{bmatrix} \begin{bmatrix} \cos\theta & \sin\theta \\ -\sin\theta & \cos\theta \end{bmatrix} \begin{bmatrix} V_d \\ V_q \end{bmatrix},$$
(3.11)

where  $V_d$  and  $V_q$  are the outputs of the PI controllers,  $\theta$  the angle of rotation as shown in [111]. Figure 3.9 shows the voltage space and switching state for a five-level converter in the *gh* coordinate system, the voltage levels are normalized to the DC-link voltage.



Fig. 3.9 Five level converter voltage space [91].

The closed interval sector for a reference vector  $V_{ref}(V_g^*, V_h^*)$  is a triangle consisting of three space points  $V_1$ ,  $V_2$ ,  $V_3$ 

$$\begin{cases} V_1 = (V_{gf} + 1, V_{hf}) \\ V_2 = (V_{gf}, V_{hf} + 1), \\ V_3 = (V_{gf}, V_{hf}) \end{cases}$$
(3.12)

where  $V_{gf}$  and  $V_{hf}$  are the outputs of a floor function of  $V_g^*$  and  $V_h^*$  respectively. As per the subinterval analysis, there are multiple redundant states for some of the output levels. If a reference vector  $V_{ref}(V_g^*, V_h^*)$  is synthesized to one of such levels an active capacitor voltage balancing, and common mode voltage reduction algorithm described in chapter 3.1 is used to determine the final switching state combination, the duty cycle is then calculated to synthesize the reference vector accurately as described in [91].



Fig. 3.10 Simulation block schematic (a) control part, (b) modulation part.

The Figure 3.10b shows the block layout of the space vector modulation part of the control algorithm, Figure 3.10a shows the output of the PI controllers for the d and q are fed into an inverse part transformation block RRF->SRF together with the sensor data, the output of which is then fed into a Fault Tolerant NNPP Converter in which.



Fig. 3.11 Input and output of the Space Vector Modulation block.

The input data as well as the space vector output is shown in Figure 3.11. The output is then used by the active capacitor balancing block to determine the actual states of the switching devices based on other sensor data.

# 3.4 Fault detection

In order for the algorithm to be able to have a fault ride-through capability, the fault first needs to be detected, there are many options available such as desaturation detection as described in [112] and [113], which is challenging to implement due to the fast switching properties of the wide bandgap semiconductor switches used in the design. Another option is to use a senseFET technology as shown in [114], where a scaled down current is measured across a shunt resistor usually integrated in the switching device itself, this increases the costs and reduces the selection due to the availability of such devices. The last considered option was the use of a shunt resistor or other form of current measurement of the current carrying path, this method can in some real world applications be less suitable due to the increased losses as described in [115], [116] and [117], but use of hall effect and new current sensors such as TLI4791 from Infineon may help with the loss problem as they offer high accuracy measurement with sufficiently fast overcurrent detection [118], the choice of the current sensor as well as the actual hardware configuration for fault detection is described in chapter 4.3.1.

For the sake of the simulation the fault of the switching device is controlled, an external switch is used to bridge the switching device and act as a short circuit. The algorithm uses the measured current as a form of detection of the state of the switching device and compares it to the desired current through the path in a particular subinterval. In case the two values do not match, the fault is evaluated, and a switch failure mode is determined. Based on that information and the desired output subinterval the control algorithm acts accordingly. This behavior is described in the next section and is the main contribution of this thesis to the topic of nested neutral point piloted converter development as it allows for a smooth fault ride-through operation, be it with minor performance degradation.

## **3.5 Fault ride-through**

Based on the desired subinterval a strategy for the control of the actual switches is determined, the control-flow graph for the strategy is shown in Figure 3.12, the control-flow graph is also inserted as an Appendix B. As per the subinterval and types of fault analysis, only the subinterval faults for which the failure may be destructive are considered. At the time of writing no method without inserting additional devices in the high current path for fault ride-through has been presented.



Fig. 3.12 Propose fault ride-through control-flow graph.

The destructive failure of controller may occur when the desired subintervals are  $V_{2,3,7,8}$  as in these subintervals a high-current loop may be formed between the capacitors. Such a fault is shown in Figure 3.13, where a switch configuration for a subinterval  $V_8$  is presented. In this subinterval, in case of a failure of the switch  $S_3$  a short circuit is formed through the switches  $S_7$ ,  $S_3$ , the capacitors  $C_2$  and  $C_{fx2}$  and the diode in the switch  $S_4$ . This current will be extremely high and can reach thousands of amperes [119] due to the low resistance path formed between the two capacitors and the low ESR and ESL of the capacitors. Such high current can almost instantly damage the converter assembly and even cause an electrocution and fire [120].



Fig. 3.13 Fault of switch S<sub>3</sub> during V<sub>8</sub> subinterval (a)  $i_x > 0$ , (b)  $i_x < 0$ .

To prevent this risk the switching device, in the case of the prototype, where a SiC MOSFET is used an active gate control is implemented. In some instances of the subintervals the switches are operated in a region, where the drain current  $I_D$  is a function of the  $V_{GS}$  voltage and  $V_{DS}$ , which can be considered constant and MOSFET is therefore operated in the active region as shown in Figure 3.14.



Fig. 3.14 MOSFET Drain current vs. Gate-source voltage dependance [121].

By adjusting the  $V_{GS}$  voltage, the drain current  $I_D$  can be limited to a known value. This current is then measured by a fast current sensor and based on it either the full  $V_{GS}$  is applied, or the converter switches into a "*fault mode*" to prevent damage from occurring.

Such a fault tolerant method has its shortcomings, one of which is the need for a more advanced gate driver to be used as well as the increased number of control signals, these shortcomings are described in more detail in the chapter 4.4.

### 3.6 Simulation

Simulation of the control algorithm as well as the entire power converter was done in PLECS by Plexim. This software is designed for power electronics simulation [122] and was initially developed as a piece-wise linear electrical circuit toolbox under Simulink [123]. It also includes tools for thermal simulation allowing the estimation of switching and conduction losses [124] as well as code generation for implementation and execution of the algorithms developed in PLECS on real-world targets [125] such as the Texas Instruments C2000 [126], STMicroelectronics STM32 MCUs [127] and the RT Box HiL Platform [128]. The ability to generate code directly from the simulation model will in future testing allow for rapid changes to be made to optimize the algorithm.



Fig. 3.15 Converter block diagram.

A block diagram of the converter for the evaluation purposes of the proposed algorithm is presented in Figure 3.15. The simulation is carried out under ideal conditions, where disturbances, non-linearities and other external conditions which may influence the actual result in the real world such as gate driver dead-times etc. are not considered as the simulation model would be too complicated for the purpose of evaluating the proof of concept of the developed algorithm and would be beyond the scope of this thesis.

#### 3.6.1 Normal operation

First a simulation of the basic control of the converter is conducted to ensure correct operation under normal conditions, in this simulation the active capacitor voltage balancing algorithm, the space vector modulation as well as the current regulation components are evaluated. The initially requested current changes at time  $t_{change}$  to check the stability of the current control loop and resilience to abrupt changes in load conditions. Parameters of the simulation are concluded in Table 3.1.

| Parameter                                   | Symbol                     | Value | Unit |
|---------------------------------------------|----------------------------|-------|------|
| Simulation time                             | t <sub>sim</sub>           | 0.5   | S    |
| Maximum step size                           | t <sub>step</sub>          | 0.1   | μs   |
| Reference frequency                         | $\mathbf{f}_{ref}$         | 900   | Hz   |
| Switching frequency                         | $\mathbf{f}_{\mathrm{sw}}$ | 50    | kHz  |
| DC bus voltage                              | U <sub>DC</sub>            | 600   | V    |
| Load resistance                             | R <sub>load</sub>          | 130   | mΩ   |
| Load inductance                             | L <sub>load</sub>          | 0.4   | mH   |
| Initial requested current                   | I <sub>req1</sub>          | 10    | А    |
| Time of step change                         | t <sub>change</sub>        | 0.25  | S    |
| Requested current since t <sub>change</sub> | I <sub>req2</sub>          | 25    | А    |

 Table 3.1
 Overview of simulation parameters for normal operation

In figure 3.16 the voltage measurement of the flying capacitors  $C_{f11}$  and  $C_{f12}$  are shown. Their voltage is balanced, and the algorithm is working as proposed. The deviation from the requested voltage of 150 Volts is only caused by the discharging of the capacitors during the individual subintervals.



Fig. 3.16 Flying capacitor voltage measurement.

Figure 3.17 shows a detail of the simulation results for the line-to-line voltage measurement of each of the phases and requested current  $I_{req2}$ .



Fig. 3.17 Phase to phase voltage measurement of the converter.

Figure 3.18 shows a detail of the simulation results for the requested current  $I_{req2}$ . The line-to-neutral-point voltage measurement of each of the phases is presented.



Fig. 3.18 Phase to neutral voltage measurement of the converter.

Figure 3.19 shows the phase current output waveform for the requested current  $I_{req2}$  in detail.



Fig. 3.19 Phase current measurement of the converter.

In Figure 3.20, the response of the converter to the change from  $I_{\text{req1}}$  to  $I_{\text{req2}}$  is presented.



Fig. 3.20 Phase current measurement of the converter during transient.

In conclusion, the simulation successfully validated the converter's control algorithm under nominal and dynamic load conditions. The evaluation encompassed key components such as active capacitor voltage balancing, space vector modulation, and current regulation, with stability and resilience tested through abrupt current request changes at  $t_{\text{change}}$ .

#### 3.6.2 Fault condition

Secondly the simulation of fault at the MOSFET  $S_{13}$  is conducted. According to the proposed fault-tolerant algorithm the fault should be detected during the low conductivity state of the  $S_{17}$  as short circuit condition is formed through these switched and capacitors  $C_1$  and  $C_{f12}$ . As the utilized simulation software PLECS does not allow dependency of the MOSFET conductivity on the gate-source voltage, but instead uses a simplified behavioral model [129], to overcome this limitation a subsystem to replace the MOSFET part in the converter simulation as shown in Figure 3.21a. Instead of a gate-source voltage input a two-dimensional gate signal is used to switch between the states of the MOSFET, which can be seen in the internal structure presented in Figure 3.21b. The low conductivity mode is established by a simple series resistor to represent the impedance of the MOSFET when low gate-source voltage is applied. Such a simplification is only sufficient for the basic evaluation of the algorithm's functionality, a more accurate representation of the Converter, however for the purposes of this thesis this simplification is only a limitation.



Fig. 3.21 Simplified MOSFET model (a) subsystem, (b) internal structure.

Compared to the simulation of the normal operation, the simulation time for the fault condition was reduced, and a smaller step size was used to gain a more accurate look at the operation of the algorithm. The requested current  $I_{req}$  does not change during the fault condition simulation. The fault of the converter occurs at the time  $t_{fault}$ .

| Parameter                | Symbol             | Value | Unit |  |
|--------------------------|--------------------|-------|------|--|
| Simulation time          | t <sub>sim</sub>   | 0.05  | S    |  |
| Maximum step size        | t <sub>step</sub>  | 0.01  | μs   |  |
| Reference frequency      | $\mathbf{f}_{ref}$ | 900   | Hz   |  |
| Switching frequency      | $f_{sw}$           | 50    | kHz  |  |
| DC bus voltage           | U <sub>DC</sub>    | 600   | V    |  |
| Load resistance          | R <sub>load</sub>  | 130   | mΩ   |  |
| Load inductance          | L <sub>load</sub>  | 0.4   | mH   |  |
| Time of fault occurrence | t <sub>fault</sub> | 0.025 | S    |  |
| Requested current        | Ireq               | 25    | Α    |  |

 Table 3.2
 Overview of simulation parameters for fault condition

To simulate a short circuit fault, a basic ideal switch is used to bridge the MOSFET  $S_3$  at time  $t_{fault}$ . The output of an ammeter is then used to compare this measurement with overcurrent limit thresholds described in the chapter 4.3.1, thereby simulating the behavior of the TLI4791 current sensor. A transport delay is incorporated to emulate the delay of the sensor's output. The configuration of the individual blocks is shown in Figure 3.22.



Fig. 3.22 Model of the OCD2 output of the TLI4791 current sensor in simulation.

The simulated OCD2 output is then routed to a C-Script block, where the proposed algorithm is running and based on the desired subinterval and the state of the OCD2

outputs action is taken. In this case at the time of  $t_{fault}$  the allowed subintervals are limited to  $V_{1,5,9}$  resulting in a three-level modulation. Figure 3.23 presents a detailed view of the simulation results depicting the line-to-line voltage measurements for each phase during the fault transition.



Fig. 3.23 Phase to phase voltage measurement of the converter for fault transition.

In Figure 3.24 the line-to-neutral voltage measurements of the fault transition are presented. The voltage THD in respect to the reference frequency  $f_{ref}$  increases from approximately 17.5 % to 39.8 %. High THD can lead to issues related to voltage stability, electromagnetic interference as described in [130], [131].



Fig. 3.24 Phase to neutral voltage measurement of the converter for fault transition.

The transition also influences the phase current waveform and reduces the quality of the output. The current THD in respect to the reference frequency  $f_{ref}$  increases from

approximately 0.34 % to 0.57 %. The reduction in the output quality can be seen in Figure 3.25.



Fig. 3.25 Phase current measurement of the converter for fault transition.

The simulation of a fault of the  $S_3$  in the inner cell group was conducted, as per the description of the proposed algorithm the fault is detected during the low conductivity mode of the  $S_7$  MOSFET, therefore action can be taken before potentially damaging current is allowed to flow. Due to limitations in the simulation software regarding MOSFET behavior, a subsystem was created to replace the MOSFET part in the converter simulation, using a simplified two-dimensional gate signal approach to mimic a real MOSFET gate-source voltage dependance. This simplification, while adequate for evaluating the algorithm's functionality, more accurate representation of MOSFET behavior may be needed for more accurate converter simulation work.

# **4.** CONVERTER PROTOTYPE

The simulation as well as the converter hardware prototype is based on a high-speed three-phase IPMSM TI085-052-070-04B7S-07S04BE2 from Fischer Elektromotoren GmbH shown in Figure 4.1 as this motor is available for testing at the university. Medium voltage (1 kV+) [132], for which the novel high-frequency press-pack (HFPP) switching device is designed can be dangerous and the availability of both the power supply as well as sufficient load are scarce, for the sake of the development and evaluation of the control algorithm a lower power, lower voltage prototype is sufficient.



Fig. 4.1 Fischer Elektromotoren TI085-052-070-04B7S-07S04BE2.

The most important parameters of the chosen motor important for the development of the converter, on which much of the prototype and the simulation are based are shown in Table 4.1.

| Parameter            | Symbol              | Value  | Unit               |
|----------------------|---------------------|--------|--------------------|
| DC bus voltage       | U <sub>DC</sub>     | 600    | V                  |
| Resistance per phase | R <sub>ph</sub>     | 0,126  | Ω                  |
| Inductance per phase | $L_{ph}$            | 0,393  | mH                 |
| Number of pole pairs | N <sub>ppairs</sub> | 4      | -                  |
| BEMF constant        | ke                  | 0,031  | $V/rmin^{-1}$      |
| No load current      | $I_{\rm eff}$       | 16     | A <sub>RMS</sub>   |
| Rated power          | P <sub>nennWk</sub> | 15 404 | W                  |
| Rated speed          | n <sub>nennWk</sub> | 13 250 | rmin <sup>-1</sup> |

Table 4.1Overview of the motor parameters [133]

Based on this data we can calculate the maximum reference frequency for the maximum rated speed and the number of poles using following equation [134]

$$f_{ref} = \frac{N_{ppairs} \cdot 2 \cdot n_{nennWk}}{120} = \frac{8 \cdot 2 \cdot 13250 \text{ rmin} - 1}{120} \approx 883 \text{ Hz.}$$
(4.1)

From these parameters we can establish the basic requirements for the design of the converter, these requirements are concluded in Table 4.2.

| Parameter           | Symbol            | Value  | Unit |
|---------------------|-------------------|--------|------|
| Number of phases    | $N_{ph}$          | 3      | -    |
| Number of levels    | N <sub>lvl</sub>  | 5      | -    |
| Topology            | Т                 | NNPP   | -    |
| Rated power         | P <sub>conv</sub> | 30 000 | W    |
| Rated current       | I <sub>conv</sub> | 30     | А    |
| DC bus voltage      | U <sub>DC</sub>   | 600    | V    |
| Reference frequency | $f_{refconv}$     | 900    | Hz   |

Table4.2Overview of the converter parameters.

Parameters such as the switching frequency, choice of capacitors, switching device as well as measurement devices are explained in the following chapters, due to the inherent complexity of the converter, the costs associated with the development of such converter as well as the limitations of the equipment available at the university facilities, some compromises are made in terms of the converter efficiency, the power rating as well as accuracy of the measurement. These compromises are explained in further detail in each of the following chapters. The final three-phase five level NNPP converter topology is shown in Figure 4.2.



Fig. 4.2 Three-phase five level NNPP Converter.

### 4.1 Switching device

A choice of switching device is based on the maximum voltage that may occur the switch terminals, the current requirements and the aim is to reduce the heat generated by the switch as well as to have a low gate charge capacitance to lower the switching losses and to allow for higher switching frequencies [135], which are beneficial for achieving a lower THD as shown in [136] and [137]. As previously discussed, Flux-weakening is not implemented, therefore the voltage at the output terminals shall not be higher than back

electromotive force at the maximum rated speed, as can be calculated [138]

$$V_{max} = k_e \cdot n_{nennWk} \cdot \sqrt{2} = 0.031 \frac{V}{\text{rmin}^{-1}} \cdot 13\ 250\ \text{rmin}^{-1} \cdot \sqrt{2} \approx 581\ V.$$
(4.2)

Therefore, we can consider  $U_{DC}$  as the maximum voltage that may occur, without considering the motor cable reflections, which can for a five-level converter based on comparison to a two- and three-level in [4] be neglected. The voltage constraint  $U_{sw}$  is the same on all of the used switching devices and can be based on the 2 x 2 NNPP topology explained in chapter 1.2.4 and can be calculated [57]

$$U_{sw} = \frac{U_{DC}}{n \cdot p} = \frac{600 \, V}{2 \cdot 2} = 150 \, V \tag{4.3}$$

As it is possible for some imperfections during either the design or operation of the converter (such as malfunctioning power supply, electrical noise etc...) to occur, it is good practice to derate the voltage rating [139], therefore the voltage that the switching device shall withstand is

$$U_{sw\_derated} = U_{sw} \cdot 1,3 = 150 V \cdot 1,3 = 195 V.$$
(4.4)

The rated current  $I_{conv}$  is based on the no load current  $I_{eff}$  of the motor as well as the losses that may occur in the system and derating of the converter to ensure smooth control of the motor in the entire range. The requirement for the switch constant current is then calculated

$$I_{sw\_derated} = \text{Iconv} \cdot 1,5 = 30 A \cdot 1,5 = 45 A.$$
(4.5)

Based on the parameters  $U_{sw\_derated}$  and  $I_{sw\_derated}$  a list of possible candidates was compiled and can be seen in Table 4.3, only switching devices in the TO-247-4 package were considered to streamline the design as surface mount switches are more difficult to replace in case of an accident during testing.

 Table 4.3
 Comparison of the switching device candidates

| Parameter                | TW015Z65C,S1F   | STW65N023M9-4      | MSC035SMA070B4  |
|--------------------------|-----------------|--------------------|-----------------|
| Manufacturer             | Toshiba         | STMicroelectronics | Microchip       |
| Technology               | SiC MOSFET      | SiC MOSFET         | SiC MOSFET      |
| Drain-source voltage     | 650 V           | 650 V              | 700 V           |
| Continuous drain current | 100 A           | 95 A               | 77 A            |
| Drain-source resistance  | 15 mΩ           | 23 mΩ              | 35 mΩ           |
| Gate charge              | 128 nC          | 230 nC             | 99 nC           |
| Price (3/2024)           | 45,39€          | 19,98 €            | 14,42 €         |
| Note                     | Kelvin terminal | Kelvin terminal    | Kelvin terminal |
| Datasheet                | [140]           | [141]              | [142]           |

From these three candidates MSC035SMA070B4 was selected. It was chosen based on the price to performance ratio, where compared to the TW015Z65C,S1F it is more than three times cheaper and the continuous drain current is only lower by 23 A, it also has a

much lower gate charge when compared to the STW65N023M9-4, resulting in lower switching losses as show in in [143] and [144].



Fig. 4.3 MOSFET Packages (a) 3 pin – no kelvin connection, (b) 4 pin – kelvin connection [145].

The chosen MOSFET also has a kelvin connection, which allows for the  $V_{GS}$  to be applied directly to the substrate, without being affected by the inductance and resistance of the bond wire of the source terminal [146] resulting in a smaller gate-drive loop as show in Figure 4.3b in comparison to a three terminal version in Figure 4.3a, this allows for an increase in the switching speed [147].

Manufacturer Microchip also released a PLECS model of the MSC035SMA070B4 SiC MOSFET [148], this allows for much more accurate estimation of the turn-on and turn-off losses based on lookup table data and equation shown in Figure 4.4.



Fig. 4.4 Turn-off/on loss lookup table of the MSC035SMA070B4 model. Based on these the switching loss of the entire converter at the switching frequency of 50

kHz was estimated to be 13 Watts. Using higher switching frequency would lead to higher switching losses as well as the need for a faster computing unit and higher bandwidth for the voltage and current sensors.

## 4.2 Capacitors

The purpose of a DC-link capacitor is to allow for high frequency components of the switching process to have a low impedance path to mitigate the effect of parasitic inductances caused by wiring [149]. As the converter prototype is not designed to operate in extreme environments and continuous operation as well as high efficiency operation are not required, the choice of both the DC-link and flying capacitors is mostly based on the size and availability, parameters such as capacitance drift are not considered. One of the most important parameters when choosing capacitors is their voltage rating, due to the nested neutral topology the voltage of the capacitors in the circuit can be calculated using the following equation [57]

$$U_{cap} = \frac{i \cdot U_{DC}}{n \cdot p} \tag{4.6}$$

where  $U_{DC}$  is the input voltage of the converter, n and p the configuration of the converter as described in chapter 1.2.4, and i the index of the cell in the circuit. Therefore, in case of the DC-link capacitors the voltage  $U_{DCcap}$  is calculated

$$U_{DCcap} = \frac{i \cdot V_{DC}}{n \cdot p} = \frac{2 \cdot 600 \, V}{2 \cdot 2} = 300 \, V. \tag{4.7}$$

To achieve close to datasheet values an aggressive derating of the capacitor is applied, therefore the actual required rating of the DC-link capacitor can be calculated

$$U_{DCcap \ derated} = U_{DCcap} \cdot 1,5 = 300 \ V \cdot 1,5 = 450 \ V. \tag{4.8}$$

Such high derating was chosen to prevent accidents in case the capacitor voltage balancing algorithm does not perform as intended and the voltages on all the capacitors are not in their intended operating window.



Fig. 4.5 Chosen DC-link capacitor package [150].

Low ESR is an important parameter for capacitor selection as it together with the ripple current creates self-heating of the capacitor [151], which may be a limiting factor when selecting a capacitor. For a traditional two level three phase inverter topology with a space vector modulation PWM strategy the ripple current can by calculated analytically [152], however for the selected inverter topology and control strategy such a calculation would be complicated. Therefore, an estimate was taken from the simulation of the converter. A C4AU capacitor series from Kemet was selected as it is designed for use in DC-link applications [150], specifically the C4AULBW5700M3PK capacitor show in Figure 4.5 was used as it offers a voltage rating of 500 VDC, while maintaining a compact package with a four lead output to reduce the ESR and ESL. Based on the capacitor and converter parameters self-heating can then be calculated [153]

$$\Delta T = (I_{RMS})^2 \cdot ESR \cdot R_{TH} = (8.9 A)^2 \cdot 2.1 \cdot 10^{-3} \,\Omega \cdot 14 \frac{^{\circ}C}{W} \approx 2.3 \,^{\circ}C, \tag{4.9}$$

where  $I_{RMS}$  is the RMS current through the capacitor from simulation,  $R_{TH}$  is the thermal resistance and *ESR* is the equivalent series resistance of the chosen capacitor. As can be seen the temperature of the capacitor only increases by approximately 2.3 °C, therefore the selected capacitor is suitable for the converter. A similar approach was taken for the flying capacitor voltage  $V_{Flyingcap}$  calculation, where the voltage is lower due to the position of the flying capacitors in the circuit

$$U_{Flyingcap} = \frac{i \cdot V_{DC}}{n \cdot p} = \frac{1 \cdot 600 \, V}{2 \cdot 2} = 150 \, V. \tag{4.10}$$

When derating is applied

$$U_{Flyingcap\_derated} = U_{Flyingcap} \cdot 1,5 = 150 V \cdot 1,5 = 225 V.$$
(4.11)

An R71H capacitor series from KEMET was selected, specifically the 71XR5150H0 due to the small package size, sufficient voltage rating, availability as well as high ripple current rating as can be seen in the parameters listed in [154], the selected capacitor is show in Figure 4.6.



Fig. 4.6 Chosen flying capacitor package [154].

Based on the capacitor parameters and the circuit simulation the self-heating can be calculated [153]

$$\Delta T = (I_{RMS})^2 \cdot ESR \cdot R_{TH} = (7.1 A)^2 \cdot 7 \cdot 10^{-3} \,\Omega \cdot 23 \frac{°C}{W} \approx 8.1 \,°C, \tag{4.12}$$

where  $I_{RMS}$  is the RMS current through the capacitor from simulation,  $R_{TH}$  is the thermal resistance and *ESR* is the equivalent series resistance of the chosen capacitor. The flying capacitor only heats up approximately 8.1 °C over the ambient temperature, this will however be lower in real application due to the heat dissipation into the printed circuit board copper.

### 4.3 Measurement

For the algorithm to function properly several variables and signals on the converter need to be measured, due to the nature of working with dangerous voltages as well as the different floating potentials these measurements need to be sufficiently isolated. As the prototype is to be used in a controlled environments with trained personnel taking necessary safety precautions a basic insulation rating to withstand the full input voltage of 600 Volts is adequate [155]. The use of high switching frequency also limits the choice of sensors to be used as transition times, ringing and phase error need to be taken into account when choosing a measurement method [156], [157]. To reduce noise coupling from the high-power switching events and ground impedance the use of differential signaling, or digital communication is also preferred over single-ended analog signals [158], [159].

### 4.3.1 Current

Measuring the phase current in the circuit is crucial for the correct operation of the converter as it is used by the control algorithm as well as by the PI regulators in the process of selection of the correct subinterval state and to ensure accurate control of the motor torque and speed [160]. As the switching frequency of 50 kHz is quite high compared to traditional 10-20 kHz used by Si IGBT based motor controllers [161], other things apart from measurement range and accuracy need to be considered, such as the current sensor bandwidth, high dV/dt immunity as well as the phase-shift over frequency. Based on these requirements a current transducer LESR 15-NP from the manufacturer LEM was selected. Table 4.4 concludes the main parameters of the sensor.

| Parameter                        | Symbol           | Value     | Unit                 |
|----------------------------------|------------------|-----------|----------------------|
| Measuring range                  | I <sub>PM</sub>  | ± 51      | А                    |
| Sensitivity error                | ε <sub>s</sub>   | $\pm 0.2$ | %                    |
| Total error                      | ε <sub>tot</sub> | 0.7       | % of I <sub>PM</sub> |
| Frequency bandwidth $(\pm 3 dB)$ | BW               | 300       | kHz                  |

The sensor has a single-ended analog voltage output and due to the location of the sensor on the converter routing the signal through the high-power switching area would result in noise coupling and would potentially greatly reduce the accuracy of the measurement and may even result in an unusable reading [163], [164]. To maintain the signal integrity of the current measurement, the single-ended output is converted to a differential output, which greatly reduces the sensitivity of the signal to induced or coupled noise [165]. The complete schematic for the phase current measurement is shown in Figure 4.7.



Fig. 4.7 Phase current measurement schematic.

Current also needs to be measured for each of the transistors, this measurement is used by the fault detection system, and it therefore needs to be fast, also due to the number of transistors used it needs to be small enough to fit on the converter without needing to enlarge the commutation loop. For this reason, an SMD current sensor TLI4791 from Infineon was selected. The small PG-TISON-8 package shown in Figure 4.8 allows for placement of the sensor close to the actual transistors, ensuring that the commutation loop stays minimal.



Fig. 4.8 TLI4791 Current sensor package.

The sensor also features a differential output, galvanic isolation up to 1150 V and a fast over-current detection output [166]. The over-current output threshold is user programmable and is set to threshold level 1, where the output is trigged at half of the full-scale current, which in the case of the selected variant TLI4971-A025T5-E0001 is 12.5 Amps. The typical response time of the detection is 0.7 microseconds, which is faster than the MSC035SMA070B4 transistor's short circuit current withstand time of 3

microseconds after which damage may occur.



Fig. 4.9 MOSFET Current measurement schematic.

Complete schematic for the transistor over-current protection and measurement is shown in Figure 4.9. The differential outputs *I\_FET\_P* and *I\_FET\_N* are routed to the controller output connector, where based on the configuration of the DSP they are read. An OCD2 output is used as the threshold level 1 allows for the lowest current detection value. The PROG net is used to program the sensor and set the output mode to differential as well as configure the over-current detection.

### 4.3.2 Voltage

For the active capacitor voltage balancing algorithm to function, the voltages of the DClink as well as the flying capacitors must be measured, the DC bus voltage is also measured and is partially used to determine the output voltage state. The voltage measurement has similar requirements to the current measurement in regard to the bandwidth, isolation as well as high dV/dt immunity.

A voltage divider made up of a number of lower voltage rated resistors in series is used to distribute the total voltage across them to reduce the necessary working voltage of each of the resistors [167] is used as an input into an isolated single-ended input, differential output amplifier AMC1311 from Texas Instruments, whose maximum input voltage is 2 V. This amplifier is specifically designed for high-impedance voltage measurement as to be optimized for use with high-impedance voltage divider circuits, the amplifier also features a high output bandwidth of 220 kHz [168], which is sufficient for the proposed algorithm described in the previous chapters.



Fig. 4.10 DC-link capacitor voltage measurement schematic.

Figure 4.10 shows the complete schematic of the voltage measurement of the DC-link capacitor, where  $R_{17}$ ,  $R_{18}$  and  $R_{19}$ , together with  $R_{24}$  and  $R_{25}$  form a voltage divider whose gain  $G_{div}$  can be calculated

$$G_{div} = \frac{R_{24} + R_{25}}{(R_{24} + R_{25}) + (R_{17} + R_{18} + R_{19})} = \frac{2000 \,\Omega}{2000 \,\Omega + 660 \,000 \,\Omega} = 3.021 \cdot 10^{-3}. \tag{4.13}$$

As the maximum input voltage  $U_{maxamp}$  of the AMC1311 amplifier is 2 V, we can calculate the maximum voltage  $U_{maxmeas}$  that can be measured by the circuit

$$U_{maxmeas} = \frac{U_{maxamp}}{G_{div}} = \frac{2V}{3.021 \cdot 10^{-3}} = 662V.$$
(4.14)

The maximum voltage that can be measured is higher than the maximum DC bus voltage, such a voltage divider configuration was chosen to have the ability to use the identical circuit in all voltage measurement points in the converter. By adjusting the voltage divider ratio, a more accurate measurement could be achieved on for example the flying capacitor terminals, where the maximum voltage that should occur during normal operation is around 150 V, but for the prototype functionality and demonstration the measurement is sufficient, and it also reduces the costs associated with a more complex bill of materials and it also simplifies the assembly process. Additionally, an isolated regulated DC-DC converter TMR 1-1211 from Traco Power [169] is used to power the high-voltage side of the amplifier.

# 4.4 Active gate driver

MOSFET is a non-linear electrical component, whose drain current is a function of the drain-source voltage, and the gate-source voltage. The drain-source voltage can be considered static due to the minimum voltage to occur at the switch being the flying capacitor voltage of 150 volts resulting in drain saturation condition. The MSC035SMA070B4 MOSFET is operated in the saturation region, where the drain-

source current can be controlled by applying precise voltage to the gate terminal [170] and [171]. This property is exploited by the control algorithm, where first a low gate voltage is applied for a brief period to lower the short circuit current and to determine the fault state of the converter after which if no fault is present, the full gate voltage is applied to lower the conduction losses. Such control is achieved by use of active gate drivers [172], which can be classified into several categories shown in Figure 4.11.



Fig. 4.11 Active gate driving methods overview [173].

An open-loop gate driver is developed as a part of this thesis, which is sufficient for the use in an experimental environment, where operational conditions, such as load, voltage and temperature are controlled, however it may not be sufficient in a real-world application as these parameters may vary. For such applications closed-loop active drivers such as the circuits developed in [174] and [175] are more sufficient as they generally employ drain-source voltage measurement signal as a part of the switching process, resulting in reduced sensitivity to external disturbances [176]. These circuits are generally more complicated than open-loop circuits as they require additional measurement circuitry and feedback logic.

### 4.4.1 Requirements

The active gate driver is required to switch between three output voltage levels to achieve three conductivity states of the MOSFET required by the fault ride-through capable algorithm. Additionally, to ensure safety during the operation a "ready" signal is used to disable the gate driver and prevent accidental turn-on of the MOSFET.

The MOSFET driving states are described in the following list:

#### • OFF

Where the MOSFET is in no conductivity state, therefore no significant drain current is flowing, and the gate-source voltage is lower than the gate-source threshold voltage of the specific MOSFET. In high-speed and SiC MOSFET applications it is beneficial to use a negative gate-source voltage bias as these devices tend to have low gate-source threshold voltage, which may lead to false turn-on of the device if noise is present in the circuit [177], [178].

### • LOW CONDUCTIVITY

To achieve the fault ride-through capability of the converter an additional conductivity state is required to be implemented by the active gate driver. The conductivity in this state is to be high enough to trigger the over current protection output OCD2 on the TLI4791, but low enough to not cause damage to the converter itself. A similar approach as in [179] is to be used, where an adjustable LDO voltage regulator supplies the gate-source voltage for the low conductivity mode.

### • **ON**

In the ON state the MOSFET is in or close to full conductivity of the channel and the resistance of the device is close to the drain-source on resistance parameter of the used MOSFET. As SiC MOSFET was selected, the gate-source voltage needs to be higher than if a traditional Si MOSFET was used [180].

The gate driver should also on the isolated side output the state of the voltage of the adjustable voltage regulator as well as the overcurrent output of the TLI4791 current sensor for use as an input for the fault ride-through algorithm. The gate driver should also be modular to allow for simple reconfiguration of the circuit and in future testing also the possibility to be replaced by a more advanced closed-loop gate driver. By employing a modular design, the design of the main converter power board is simplified as it is not dependent on the design of the gate driver.

### 4.4.2 Implementation

An active gate driver is to be designed based on the requirements specified in the previous chapter. Based on the parameters of the selected MOSFET described in chapter 4.1, the OFF and ON state voltages are selected. To achieve the required isolation and the necessary output voltages an isolated DC/DC Converter MGJ1D151505MPC from Murata Power Solutions was chosen. This converter is specifically designed for driving SiC MOSFETs as it has dual output voltages of +15 V and -5 V [181]. The high Common Mode Transient Immunity (CMTI) of the DC/DC converter also allows for high switching frequencies [182], [183]. The DC/DC converter is shown in Figure 4.12, thanks to the SMD packaging and small dimensions it can be mounted on one side of the converter with the other being used for the driving circuitry and voltage regulation.



Fig. 4.12 Isolated DC/DC Converter MGJ1D151505MPC [181].

To calculate the voltage of the adjustable voltage regulator for the low conductivity mode, first the overcurrent trigger point of the OCD2 output of the TLI4791 current sensor needs to be calculated, the threshold level is selectable from 8 options, to minimize the current flow in case of failure the lowest level was selected, the current  $I_{TRIGGER}$  at which the protection is triggered can then be calculated

$$I_{TRIGGER} = I_{THR2.1} \cdot I_{FSR}, \tag{4.15}$$

where  $I_{THR2.1}$  is the threshold level 1 of the OCD2 output and  $I_{FSR}$  the full scale current output, based on the selected model of the current sensor and its programming, in this case the TLI4971-A025T5-E0001, which features ±25A full scale range [184]. The current  $I_{TRIGGER}$  then is

$$I_{TRIGGER} = I_{THR2.1} \cdot I_{FSR} = 0.5 \cdot 25 A = 12.5 A.$$
(4.16)

Therefore, the current flow during the low conductivity mode should be slightly higher than 12.5 A to ensure correct trigger under all conditions. Based on this, the gate-source voltage can be estimated, for this a model of the MSC035SMA070 was used in a MPLAB Mindi Analog simulator, a SIMetrix simulation environment, this simulator allows for the use of Microchip proprietary component models [185]. The initial voltage for the low conductivity mode was estimated based on the MOSFET datasheet values and tuned for the drain-source current to be approximately 15 A. The schematic of circuit used for the simulation is shown in Figure 4.13.



Fig. 4.13 SIMetrix simulation model of the MSC035SMA070 MOSFET.

Where  $V_2$  is the drain-source voltage source worst case scenario voltage for the trigger

current as the channel may not be fully saturated. Waveform generators  $V_1$ ,  $V_3$  and resistor  $R_2$  generate the two-step gate-source voltage waveform to transition the MOSFET  $U_1$  through all conduction states with rough estimate of the real-world circuit.  $L_1$  is an estimate of the PCB inductance and  $R_1$  a low resistance of a near short-circuit fault.



Fig. 4.14 Output of the SIMetrix simulation of the MSC035SMA070 MOSFET.

In Figure 4.14 the result of the simulation is shown, the green curve represents the drainsource current  $I_{DS}$  as can be seen the current reaches approximately 15 Amperes in the simulation time between 0.5 µs and 1 µs, where the gate-source voltage of 7.73 Volts is applied. As many factors such as the junction temperature or manufacturing differences between each of the MOSFETs were not taken into account and will influence the drainsource current, the gate-source voltage shall be adjustable.

To achieve this an adjustable LDO regulator TLV709A01DBVR from Texas Instruments was selected as it has a high enough input voltage range of 30 volts and is available in a small SOT-23-5 package [186]. The feedback resistor network was calculated to output approximately 6.7 Volts and an additional 10 turn potentiometer was then used to achieve an output voltage range of 6.7 to 8.2 Volts. This voltage is to be tuned based on the circuit parameters once the converter is assembled.



Fig. 4.15 Low conductivity mode power supply schematic.

The final schematic of the adjustable gate-source voltage regulator can be seen in Figure 4.15. Capacitors  $C_{11}$ ,  $C_6$  and  $C_7$  were added for stability of the regulator and output voltage waveform. Additionally, a comparator is used to check that the voltage is in the correct window, the output of the comparator is then together with the TLI 4791 OCD2 overcurrent output signal routed through an ADuM342 Quad digital isolator to the control signal side, the signal can then be used to check if all gate drivers are operating as expected. From the control side two signals for the control of the MOSFET are routed through the same isolator. The entire active gate driver schematic can be seen in appendix C.

# 4.5 Prototype design

Based on the converter parameters and proposed algorithm requirements, a hardware prototype is to be designed to allow for experimental testing and validation. A modular design is to be utilized to enable expansion of the converter, increasing the number of output levels, phases, and allowing for swapping of the active gate driver modules for different versions based on the experiment to be conducted. This modular design will enhance versatility and scalability, supporting various experiments and validation scenarios effectively. As described in the simulation chapter, PLECS allows for code generation for multiple control platforms. Therefore, the main converter board is to have a universal control interface, allowing for simple connection to these platforms for added experimental flexibility. To achieve this Altium Designer 24 software package was used as is allows for advanced PCB design features such as hierarchical schematic design as well as 3D modelling and visualization of the PCB [187].

### 4.5.1 Schematic

A system of hierarchically interconnected functional schematic blocks is used to simplify the design of the main converter board. The top-level schematic sheet of the main system is shown in Figure 4.16. Each of the green blocks is then made up of other blocks in which the actual components are interconnected.



Fig. 4.16 Hierarchical schematic of the converter system.

To ensure that safe clearance between the low and high voltage side is maintained the IPC-2221B standard was used. This standard, apart from many other PCB design requirements, also specifies the required minimum conductor spacing based on the voltage between the two signals [188]. The spacing requirements are concluded in Figure 4.17.

| Voltage<br>Between<br>Conductors    |                    | Minimum Spacing   |                   |                     |                     |                     |                     |  |
|-------------------------------------|--------------------|-------------------|-------------------|---------------------|---------------------|---------------------|---------------------|--|
|                                     |                    | Bare Board        |                   |                     |                     | Assembly            |                     |  |
| (DC of AC<br>Peaks)                 | B1                 | B2                | B3                | B4                  | A5                  | A6                  | A7                  |  |
| 0-15                                | 0.05 mm            | 0.1 mm            | 0.1 mm            | 0.05 mm             | 0.13 mm             | 0.13 mm             | 0.13 mm             |  |
|                                     | [0.00197 in]       | [0.0039 in]       | [0.0039 in]       | [0.00197 in]        | [0.00512 in]        | [0.00512 in]        | [0.00512 in]        |  |
| 16-30                               | 0.05 mm            | 0.1 mm            | 0.1 mm            | 0.05 mm             | 0.13 mm             | 0.25 mm             | 0.13 mm             |  |
|                                     | [0.00197 in]       | [0.0039 in]       | [0.0039 in]       | [0.00197 in]        | [0.00512 in]        | [0.00984 in]        | [0.00512 in]        |  |
| 31-50                               | 0.1 mm             | 0.6 mm            | 0.6 mm            | 0.13 mm             | 0.13 mm             | 0.4 mm              | 0.13 mm             |  |
|                                     | [0.0039 in]        | [0.024 in]        | [0.024 in]        | [0.00512 in]        | [0.00512 in]        | [0.016 in]          | [0.00512 in]        |  |
| 51-100                              | 0.1 mm             | 0.6 mm            | 1.5 mm            | 0.13 mm             | 0.13 mm             | 0.5 mm              | 0.13 mm             |  |
|                                     | [0.0039 in]        | [0.024 in]        | [0.0591 in]       | [0.00512 in]        | [0.00512 in]        | [0.020 in]          | [0.00512 in]        |  |
| 101-150                             | 0.2 mm             | 0.6 mm            | 3.2 mm            | 0.4 mm              | 0.4 mm              | 0.8 mm              | 0.4 mm              |  |
|                                     | [0.0079 in]        | [0.024 in]        | [0.126 in]        | [0.016 in]          | [0.016 in]          | [0.031 in]          | [0.016 in]          |  |
| 151-170                             | 0.2 mm             | 1.25 mm           | 3.2 mm            | 0.4 mm              | 0.4 mm              | 0.8 mm              | 0.4 mm              |  |
|                                     | [0.0079 in]        | [0.0492 in]       | [0.126 in]        | [0.016 in]          | [0.016 in]          | [0.031 in]          | [0.016 in]          |  |
| 171-250                             | 0.2 mm             | 1.25 mm           | 6.4 mm            | 0.4 mm              | 0.4 mm              | 0.8 mm              | 0.4 mm              |  |
|                                     | [0.0079 in]        | [0.0492 in]       | [0.252 in]        | [0.016 in]          | [0.016 in]          | [0.031 in]          | [0.016 in]          |  |
| 251-300                             | 0.2 mm             | 1.25 mm           | 12.5 mm           | 0.4 mm              | 0.4 mm              | 0.8 mm              | 0.8 mm              |  |
|                                     | [0.0079 in]        | [0.0492 in]       | [0.4921 in]       | [0.016 in]          | [0.016 in]          | [0.031 in]          | [0.031 in]          |  |
| 301-500                             | 0.25 mm            | 2.5 mm            | 12.5 mm           | 0.8 mm              | 0.8 mm              | 1.5 mm              | 0.8 mm              |  |
|                                     | [0.00984 in]       | [0.0984 in]       | [0.4921 in]       | [0.031 in]          | [0.031 in]          | [0.0591 in]         | [0.031 in]          |  |
| > 500<br>See para. 6.3<br>for calc. | 0.0025 mm<br>/volt | 0.005 mm<br>/volt | 0.025 mm<br>/volt | 0.00305 mm<br>/volt | 0.00305 mm<br>/volt | 0.00305 mm<br>/volt | 0.00305 mm<br>/volt |  |

B1 - Internal Conductors

 B2 - External Conductors, uncoated, sea level to 3050 m [10,007 feet]

 B3 - External Conductors, uncoated, over 3050 m [10,007 feet]

 B4 - External Conductors, with permanent polymer coating (any elevation)

 A5 - External Conductors, with conformal coating over assembly (any elevation)

External Conductors, with conformal coaling over assembly (any elevation)
 External Component lead/termination, uncoated, sea level to 3050 m [10,007 feet]
 External Component lead termination, with conformal coating (any elevation)

A6 A7

Fig. 4.17 IPC-2221B Electrical conductor spacing [188].

In Altium Designer, automatic clearance requirement control can be set up based on rule

definition. This involves specifying a distance to be maintained based on object properties, and the rule is checked during the design of the converter to ensure compliance [189]. Such rule definition is shown in Figure 4.18.

| Q, Search                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 🖌 🙀 Design Rules                                                                                                                                                | Name Clearance_DC+_to_LV Comment Unique ID MBJATEEV                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Electrical                                                                                                                                                      | Where The First Object Matches                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Clearance, DC-to_LV<br>Clearance, DC-to_LV<br>Clearance, DC-to_LV<br>Clearance, DC-to_LV<br>Clearance, DC-to_LV<br>Clearance, DC-to_LV                          | Custom Query V InNetClass('DC+_1') and not OnMultiLayer<br>Query Helper_<br>Query Builder_                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| Clearance_HV                                                                                                                                                    | Name Clearance,DC+.0.1V     Where The First Object Matches     Cuery Heiper-     Cuery Heiper-     Cuery Builder:     Where The Scool Object Matches     Cuery Heiper-        Cuery Heiper-                                                                                                                                                                                                                                                      |
| Clearance_POOL_economy<br>Clearance_POOL_125u<br>Short-Circuit                                                                                                  | Custom Query (not InNetClass('DC+_l')) and (OnBottomLayer or OnTopLayer or OnMultiLayer) and InAnyNet<br>Query Heper<br>Query BuNder                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
| Dur Connected Pin                                                                                                                                               | COL_1250     Cution care y     International of the prime constraints       COL_1000     Query Helper       Cuery Builder       in       Constraints       in       ce       Different Nets Only                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Modified Polygon     Crepage Distance     Crepage Distance     Soft     Mask     Mask     Plane     Yestpoint     Monufacturing     Striffs Speed     Placement | Different Nets Only<br>Minimum Clearance N/A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| ► Mnr. Signal Integrity                                                                                                                                         | Simple Advanced                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|                                                                                                                                                                 | Track         SMD Pad         TH Pad         Via         Copper         Text           Track         2         2         2         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1         1 <td< th=""></td<> |
|                                                                                                                                                                 | <u>Via</u> 2 2 2 2 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |

Fig. 4.18 Altium designer clearance rule definition.

First the active gate driver board was designed as a separate module following the previously described rules. The schematic of the active gate driver board is shown in Appendix C. Care was taken during the schematic layout to clearly distinguish the isolated and non-isolated sides. A component was then created based on the designed module, this allowed for simple placement of the driver in the main converter design.



Fig. 4.19 Active gate driver schematic symbol.

In Figure 4.19 the schematic symbol of the active gate driver module can be seen. Such a part can then be used in other projects as well without the need to reference the original design file for pinout information etc. In Figure 4.20 the component can be seen used in the main converter schematic in the sheet for MOSFET control without current sensor.



Fig. 4.20 MOSFET Control schematic sheet.

In the previous chapters the methods for current and voltage measurement are described, these methods are then used in the main converter board design. Due to the number of differential channels for each of the measurements signal harnesses are used, this allows for grouping of different signals into a singular stream [190]. Such grouping then allows for easier routing between the schematic blocks in the hierarchical design. In Figure 4.21a the grouping of gate signals for each of the MOSFETs is shown and in 4.21b the advantage in routing and simplification of the schematic can be seen.



Fig. 4.21 Signal harness (a) group creation, (b) usage in hierarchical design.

All the control and measurement signals are then routed into a pair of 24 pin IDC connectors, these are then connected to a control board, depending on the control system that is to be used. Such design as chosen to allow for versatility and compatibility with different platforms. The entire schematic of the main converter board including the connector pinout is shown in Appendix D. The converter board is a single-phase leg of the entire converter, therefore, to achieve the three-phase capability, three of the converter boards are needed.

### 4.5.2 Printed circuit board

Based on the schematic design the printed circuit boards for both the main converter and the active gate driver were designed. Based on the best practices for PCB layout such as ones described in [191], [192] and [193] care was taken to minimize the size of the commutation loops to reduce the EMI by placing the high power components close to each other. This also allowed for a reduction in the inductance of the traces by shortening them. Sensitive measurement components were placed as far away from the sources of noise as possible. The control and measurement signals are routed away from the high current path and are shielded by a ground plane. As previously described the IPC-2221B standard was followed during the design of the PCBs, in Figure 4.22 the minimum distance on the active gate driver board is shown on the PCB layout.



Fig. 4.22 Active gate driver PCB layout.

The active gate driver was designed on four-layer PCB, even though a two-layer board would have been sufficient for routing all the signals. This was done to improve the signal integrity and reduce crosstalk. The gate driving signal is a pulsed signal that carries significant power and may cause electromagnetic interference on the control signals; therefore, it was routed to be as short as possible and away from them. The additional layers were used to distribute power to the components and to also improve the integrity of the ground plane. Saturn PCB design Toolkit was used to ensure that conductor width is sufficient for the current to be carried. This tool also allows for calculation of the minimum conductor spacing and many different useful calculations for the PCB design [194]. In Figure 4.23 an example of a calculation for the current carrying capacity of a PCB trace can is shown.

| Program Function Tools EDA                                                          | Resources Help   Contact Satu                                                   | um PCB Design, Inc.                                 |                                             |                                                                                  |                                                                                |
|-------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|-----------------------------------------------------|---------------------------------------------|----------------------------------------------------------------------------------|--------------------------------------------------------------------------------|
| N Calculator Planar Induc<br>bedded Resistors Er Effe<br>dwidth & Max Conductor Ler | tors PPM-XTAL Calculator<br>ctive Fusing Current Me<br>ngth Conductor Impedance | Thermal Manag<br>echanical Inform<br>Conductor Prop | ement Via P<br>ation Min Co<br>erties Conve | Properties Wavelength Ca<br>onductor Spacing Ohm's<br>rsion Calculator Crosstalk | alculator XL-XC Reactan<br>Law Padstack Calculat<br>Calculator Differential Pa |
| Conductor Characteristics                                                           |                                                                                 |                                                     |                                             | - Options                                                                        |                                                                                |
|                                                                                     | Plane Present?                                                                  | Conductor W                                         | idth                                        | Base Copper Weight                                                               | Units                                                                          |
| Amperage ? Help                                                                     | No No                                                                           | 0,8                                                 | mm                                          | • 9um                                                                            | Imperial                                                                       |
|                                                                                     | 9 Var                                                                           | Conductoria                                         | anth                                        | <ul> <li>18um</li> <li>35um</li> </ul>                                           | Metric                                                                         |
|                                                                                     |                                                                                 | Conductor Le                                        | ingth                                       | • 53um                                                                           | Substrate Options                                                              |
| Parallel Conductors?                                                                |                                                                                 | 15                                                  | mm                                          | 88um                                                                             |                                                                                |
| • No                                                                                |                                                                                 | PCB Thicknes                                        | 55                                          | 0 106um                                                                          | Custom -                                                                       |
| • Yes                                                                               |                                                                                 | 16                                                  |                                             | • 178um                                                                          | Er Tg (°C)                                                                     |
|                                                                                     |                                                                                 | 1,0                                                 |                                             | Plating Thickness                                                                | 4,6 155                                                                        |
|                                                                                     |                                                                                 | Frequency                                           | DC                                          | Bare PCB                                                                         |                                                                                |
|                                                                                     |                                                                                 | DC                                                  |                                             | 18um                                                                             | Temp Rise (°C)                                                                 |
|                                                                                     |                                                                                 | DC                                                  |                                             | • 35um                                                                           | 20 🗘                                                                           |
|                                                                                     |                                                                                 | Distance to I                                       | Plane                                       | 0 70um                                                                           |                                                                                |
|                                                                                     |                                                                                 | 0.0994                                              | mm                                          | 88um                                                                             | Temp in (°F) = 36.0                                                            |
| DC 2172 with modifiers may                                                          | da                                                                              | 0,0331                                              |                                             | • 106um                                                                          | Ambient Terms (0C)                                                             |
| PC-2152 with modiners mod                                                           | le Etch Pactor: 1:1 Z                                                           | _                                                   |                                             | Plane Thickness                                                                  | Ambient Temp (*C)                                                              |
|                                                                                     | Power Dissipation                                                               | Conductor D                                         | Resistance                                  | 0.5oz / 1oz                                                                      | 23 🗘                                                                           |
|                                                                                     |                                                                                 |                                                     |                                             | 207                                                                              |                                                                                |
|                                                                                     | 0.15870 Watts                                                                   | 0.00824                                             | Dhms                                        |                                                                                  | Temp in (°F) = 73.4                                                            |
|                                                                                     | Power Dissipation in dBm                                                        | Conductor C                                         | ross Section                                | Conductor Layer                                                                  |                                                                                |
|                                                                                     | 22.0050 dBm                                                                     | 0.0206 6                                            |                                             | Internal Layer                                                                   |                                                                                |
|                                                                                     | 22.0058 dBm                                                                     | 0.0390 50                                           | 1.000                                       | External Laver                                                                   | Print Solve!                                                                   |
|                                                                                     | Voltage Drop                                                                    | Conductor C                                         | urrent                                      |                                                                                  |                                                                                |
|                                                                                     | 0.0362 Volts                                                                    | 4.3890 4                                            | mns                                         | Information                                                                      | Via Thormal Registrance                                                        |
|                                                                                     | 010302 0013                                                                     | 1.5050 A                                            | mps -                                       | 53 um                                                                            | N/A                                                                            |
|                                                                                     |                                                                                 |                                                     |                                             |                                                                                  | Via Count: 10                                                                  |
| 7 SAT                                                                               | Follow Us                                                                       |                                                     |                                             | Conductor Temperature                                                            | N/A                                                                            |
|                                                                                     |                                                                                 |                                                     | -                                           | Temp in (°C) = 43.0                                                              | Via Voltage Drop                                                               |

Fig. 4.23 Saturn PCB Design tool example calculation.

The active gate driver board is designed to be plugged into the main converter board vertically, this was done to minimize the footprint of the converter and in turn improve the EMI properties. In Figure 4.24, the rendering of the final design of the active gate driver board is shown.



Fig. 4.24 Rendering of the active gate driver PCB.

A similar approach was taken in the design of the main converter board. The final size of the single-phase main converter board is 185 by 124 millimeters. To reduce flex of the board when mounting components of connecting the connectors a stack up with thicker core was chosen, the main converter board is two millimeters thick. As the design utilizes

several circuits, which are identical to each other a room object is used to duplicate the PCB layout of these parts, rooms allow for repeated circuits to be routed once and then copied onto the other identical circuits [195]. In Figure 4.25 rooms that are used to copy the MOSFET with current measurement blocks can be seen.



Fig. 4.25 Single phase of the converter PCB layout.

All distances between the isolated low-voltage control side and the high-voltage side are maintained according to the IPC-2221B standard. Additionally, isolation slots are added to the board to add an extra layer of protection in places where the isolation distance is borderline sufficient.



Fig. 4.26 Rendering of the top side of the converter PCB.

Figure 4.26 shows the final design of the main converter board, the two 24-pin IDC

connectors can be seen as well as the high voltage input terminals. The vertical mounting of the active gate driver modules is also visible. As the top layer is occupied with the DC-link and flying capacitors as well as the MOSFETs and their respective heatsinks, most of the other components on the main board are placed on the bottom layer, this was done so that automated single sided PCB assembly can be utilized to save time assembling the boards. The bottom view is shown in Figure 4.27.



Fig. 4.27 Rendering of the bottom side of the converter PCB.

The designed active gate driver board and the main converter board are to be manufactured and assembled in the future; however, evaluation of their functionality is not a part of this thesis and is to be performed as a part of further work.
### **5.** CONCLUSION

This thesis provides a comprehensive study of multilevel converters, their applications, and their potential for future use in various fields such as energy, defense, automotive, medical, and aerospace. It dives into the unique properties of five different multilevel topologies. The nested neutral point piloted converter topology is highlighted due to its advantageous properties in terms of voltage stress distribution and redundant switching states.

A subinterval analysis of a five-level three-phase circuit is performed to identify potential faults during operation. The thesis proposes a control algorithm to achieve a fault ride-through capability, particularly for short circuit faults occurring in the inner cell group, which can cause disruptive currents and potential damage to the converter.

Further research could be aimed at developing other fault detection and mitigation methods to improve the detection speed and to reduce the number of additional sensors for the algorithm to operate sufficiently. Other topics could be focused on improving the efficiency of the control algorithm during normal operation by optimizing the time spent in the high impedance mode. The use of similar fault detection and ride-through capability could be explored in other multilevel converter topologies.

#### 5.1 Comparative analysis

The proposed fault ride-through method has the potential to improve the reliability of the nested neutral point piloted topology using active gate control ensuring fault detection and subsequent control strategy change. Other algorithms aiming to achieve a similar task have been a focus of many research institutions with most papers being published in the last five years as the topology offers many advantages, an overview of methods that were compared in this thesis can be seen in Table 5.1.

A number of different fault detection methods were proposed, such as the method proposed in [196], where measurement of either the output voltage of the converter or the floating capacitor voltages is used to compare them to the predicted values with a KNN algorithm being utilized to distinguish between real and false-positive faults.

Another software based method is proposed in [61], where a deep learning method together with a long short-term memory is proposed to locate and detect a fault in the converter circuit. The proposed method allows for detection of both the open- and short-circuit faults. Additional components in the high-current path are used to prevent the formation of a short-circuit loop, the algorithm then switches to a three-level modulation scheme.

In [197] an open-circuit fault detection method is proposed based on analyzing the circuit signals and extraction of their time domain characteristics, an unsupervised feature learning algorithm combining DGUFS filter and RFFS wrapper is then used for fault

detection. The method is validated by simulations as well as experiments and is not limited to a specific topology.

The paper [198] proposes a simple method for open-circuit fault detection, window comparators are used to track the output voltage levels and in combination with the current direction the fault is detected and localized. Bypass circuits are proposed to reroute the output for the converter to continue to operate with a reduced number of output levels.

|                          | Proposed<br>method                                                   | Method A                                | Method B                                                           | Method C                                | Method D                                                      |
|--------------------------|----------------------------------------------------------------------|-----------------------------------------|--------------------------------------------------------------------|-----------------------------------------|---------------------------------------------------------------|
| Fault type detection     | Short and open circuit                                               | Open circuit                            | Short and open circuit                                             | Open<br>circuit                         | Open circuit                                                  |
| Detection<br>method      | Fast current<br>sensing and<br>active gate<br>driving                | KNN<br>classification                   | Wavelet packet<br>transform and<br>LSTM network                    | DGUFS<br>filter and<br>RFFS<br>wrapper  | Voltage<br>sensing and<br>fast window<br>detectors            |
| Fault ride-<br>through   | Yes                                                                  | No                                      | Yes                                                                | No                                      | No                                                            |
| Computation<br>intensity | Low                                                                  | Medium                                  | High                                                               | Medium                                  | Low                                                           |
| Additional<br>hardware   | Yes                                                                  | No                                      | Yes                                                                | No                                      | Yes                                                           |
| Simulation validation    | Yes                                                                  | Yes                                     | Yes                                                                | Yes                                     | Yes                                                           |
| Experimental validation  | No                                                                   | No                                      | Yes                                                                | Yes                                     | Yes                                                           |
| Disadvantages            | Need for active<br>gate drivers<br>and additional<br>current sensing | Only open<br>circuit fault<br>detection | Additional<br>components<br>required for<br>fault ride-<br>through | Only open<br>circuit fault<br>detection | Additional<br>hardware and<br>open circuit<br>fault detection |
| Proposed in              | -                                                                    | [196]                                   | [8]                                                                | [197]                                   | [198]                                                         |

Table5.1Fault-tolerant method comparison overview

#### 5.2 Summary

As a part of this thesis first the multilevel converters were described, explaining their applications, ranging from traction inverters to HVDC transmission converters also discussing their potential for future use in space applications, where their discussed properties pose great advantages if implemented correctly and if the fault-tolerant algorithm is used.

Multilevel converters are a broad topic, with many different topologies, which each have unique properties, work on different principles and may be suitable for different applications. Five topologies were discussed, their working principles as well as their schematic were described. These topologies were selected as they are capable of being implement in the novel high-frequency press-pack (HFPP) SiC FET module proposed in [48].

The nested neutral point piloted converter topology is discussed in detail in the next chapter, this topology was selected as the main focus of this thesis as it offers interesting properties in terms of distribution of voltage stress amongst the components in the circuit as well as redundant switching states, which have the potential to be used as the backbone of a fault ride-through capable converter suitable for high-reliability application such as defense, automotive, medical and aerospace. A subinterval analysis of a five-level threephase circuit is performed to determine the potential faults that may occur during operation. The types of faults were grouped into two groups. The outer cell type of fault is not considered during the development of the control algorithm as the switches are redundant and the fault was concluded to be detectable and solvable using traditional MOSFET protection methods. When a fault occurs in the switch in the inner cell group, a current loop may be formed by the DC-link and flying capacitors. This current is disruptive to the functionality of the converter and may cause irreversible damage. A control algorithm developed as a part of this thesis aims to mitigate this type of fault by use of active gate driver to manipulate the conductivity of specific switches and use this property to check that current is not flowing through disabled switches.

The control algorithm consists of a number of parts, some dedicated to the basic control of the converter itself during normal operation, such as the active capacitor voltage balancing algorithm, coordinate transformations and space vector modulation, which are components to be implemented in a converter to achieve an efficient three-phase control of a motor. These parts and their implementation in the simulation are discussed in chapter 3, together also with the part dedicated to the fault ride-through capabilities. Available fault detection methods are discussed and suitable ones for the prototype and simulation is chosen, the fault ride-through strategy is also described and block diagram for the fault ride-through part of the control algorithm is shown.

Design of the prototype to perform real-world experimental tests of the control algorithm is described in chapter 4.5. The main component choice is described in Chapter 4 and is based on the availability of the components as well as the equipment of the testing laboratory and the available motor. Requirements of the algorithm for control and measurement signals of the converter are considered in chapter 4.3, where the choice of current and voltage measurement techniques are described in detail. The voltage is measured using a high-voltage voltage divider and a high-bandwidth isolated amplifier to convert the signal to the low voltage control side. Two different sensors are used for the current sensing, the phase current is measured using an off-the-shelf current transducer, where the current measurement of the switches, which is a necessary input to the fault ride-through algorithm is using a coreless current sensor due to size constrains.

An active gate driver is developed to control the impedance of the switches used in the converter. The requirements and subsequent implementation are described in chapter 4.4, the gate driver is a modular board which is slotted into the main converter board. Such a design was chosen to simplify the design of the main converter board and to allow modifications to the gate driver module. The main converter board design is described in chapter 4.5.2, the board is a single-phase leg of the three-phase converter, such a design was chosen mainly for manufacturing reasons. Topics for potential future work and research are presented.

#### LITERATURE

- A. Hren, M. Truntic, and F. Mihalic, "A Survey on the State-of-the-Art and Future Trends of Multilevel Inverters in BEVs," *Electronics*, vol. 12, p. 2993, Jul. 2023, doi: 10.3390/electronics12132993.
- [2] "High-efficiency DC-DCs for New Space Applications | Vicor." Accessed: May 19, 2024. [Online]. Available: https://www.vicorpower.com/resource-library/articles/high-efficiency-dc-dcs-for-newspace-applications
- [3] N. Cherkaoui Jaouad, H. Chaikhy, F. Belhora, and A. Hajjaji, "Comparison between two levels and multi-level (NPC and Cascad) inverters," *Materials Today: Proceedings*, vol. 66, pp. 162–180, Jan. 2022, doi: 10.1016/j.matpr.2022.04.338.
- [4] J. Yu, R. Burgos, Q. Wang, and I. Agirman, "Design of a SiC-based Five-Level Stacked Multicell Converter for High-Speed Motor Drives," in 2019 IEEE Energy Conversion Congress and Exposition (ECCE), Sep. 2019, pp. 4063–4068. doi: 10.1109/ECCE.2019.8912728.
- [5] J. I. Leon, S. Vazquez, and L. G. Franquelo, "Multilevel Converters: Control and Modulation Techniques for Their Operation and Industrial Applications," *Proc. IEEE*, vol. 105, no. 11, pp. 2066–2081, Nov. 2017, doi: 10.1109/JPROC.2017.2726583.
- [6] Q. Guo, X. Zhang, J. Li, and G. Li, "Fault diagnosis of modular multilevel converter based on adaptive chirp mode decomposition and temporal convolutional network," *Engineering Applications of Artificial Intelligence*, vol. 107, p. 104544, Jan. 2022, doi: 10.1016/j.engappai.2021.104544.
- [7] Jih-Sheng Lai and Fang Zheng Peng, "Multilevel converters-a new breed of power converters," *IEEE Trans. on Ind. Applicat.*, vol. 32, no. 3, pp. 509–517, Jun. 1996, doi: 10.1109/28.502161.
- [8] "Changji-Guquan UHVDC Transmission Project NS Energy." Accessed: Feb. 16, 2024. [Online]. Available: https://www.nsenergybusiness.com/projects/changjiguquan-uhvdc-transmission-project/
- [9] "Dynex IGBT modules range from 1.2kV to 6.5kV." Accessed: Feb. 16, 2024. [Online]. Available: https://www.dynexsemi.com/IGBT
- [10] I. T. AG, "IGBT Modules up to 4500 V / 6500 V Infineon Technologies." Accessed: Feb. 16, 2024. [Online]. Available: https://www.infineon.com/cms/en/product/power/igbt/igbt-modules/igbt-modulesup-to-4500v-6500v/
- [11] Xinbo Ruan, Bin Li, Qianhong Chen, Siew-Chong Tan, and C. K. Tse, "Fundamental Considerations of Three-Level DC–DC Converters: Topologies, Analyses, and Control," *IEEE Trans. Circuits Syst. I*, vol. 55, no. 11, pp. 3733–3743, Dec. 2008, doi: 10.1109/TCSI.2008.927218.
- [12] F. Z. Peng, F. Zhang, and Z. Qian, "A magnetic-less DC-DC converter for dual voltage automotive systems," in *Conference Record of the 2002 IEEE Industry Applications Conference. 37th IAS Annual Meeting (Cat. No.02CH37344)*, Oct. 2002, pp. 1303–1310 vol.2. doi: 10.1109/IAS.2002.1042726.
- [13] P. J. Grbović, F. Crescimbini, A. Lidozzi, and L. Solero, "Multi-level converters for low voltage high current applications: Issues, challenges and limitations," in 2014 16th International Power Electronics and Motion Control Conference and Exposition, Sep. 2014, pp. 737–744. doi: 10.1109/EPEPEMC.2014.6980585.

- [14] L. Franquelo, J. Rodriguez, J. Leon, S. Kouro, R. Portillo, and M. Prats, "The age of multilevel converters arrives," *EEE Ind. Electron. Mag.*, vol. 2, no. 2, pp. 28–39, Jun. 2008, doi: 10.1109/MIE.2008.923519.
- [15] Y. Danto, J.-Y. Deletage, F. Verdier, and H. Fremont, "EVOLUTION OF RELIABILITY ASSESSMENT IN PCB ASSEMBLIES".
- [16] S. Kouro *et al.*, "Recent Advances and Industrial Applications of Multilevel Converters," *IEEE Transactions on Industrial Electronics*, vol. 57, no. 8, pp. 2553– 2580, Aug. 2010, doi: 10.1109/TIE.2010.2049719.
- [17] "MM7 Modular multilevel converter (MMC) for various applications." Accessed: Feb. 17, 2024. [Online]. Available: https://www.gepowerconversion.com/sites/default/files/2021-12/GEA34256\_MM7\_FS\_MM7% 20Modular% 20Multilevel% 20Converter% 20% 28 MMC% 29\_EN\_20210322.pdf
- [18] "GE Power Conversion MM7 | Power Conversion." Accessed: May 14, 2024. [Online]. Available: https://www.gevernova.com/power-conversion/productsolutions/medium-voltage-drives/mm7
- [19] "Multilevel Highspeed Inverter".
- [20] "Power Electronics BorgWarner." Accessed: May 14, 2024. [Online]. Available: https://www.borgwarner.com/technologies/power-electronics#850vsic
- [21] "The principles of managing DV/DT in AC variable frequency drives," Power Electronics New Zealand. Accessed: Feb. 17, 2024. [Online]. Available: https://www.power-electronics.co.nz/blog/the-principles-of-managing-dvdt-in-acvariable-frequency-drives/
- [22] Y. Zhang, Y. Shi, and H. Li, "Study of Passive dv/dt Filter and Proposed Active Solution for SiC MV Motor Drive," in 2019 IEEE Electric Ship Technologies Symposium (ESTS), Aug. 2019, pp. 236–240. doi: 10.1109/ESTS.2019.8847725.
- [23] M. Takongmo, C. Zhang, and J. Salmon, "Multi-level Voltage Source Converters using Coupled Inductors and Parallel Connected Inverter Legs," in 2022 IEEE Applied Power Electronics Conference and Exposition (APEC), Mar. 2022, pp. 524– 530. doi: 10.1109/APEC43599.2022.9773376.
- [24] O. Lopez, J. Doval-Gandoy, C. Peñalver, J. Rey, and F. Freijedo, "Redundancy and basic switching rules in multilevel converters," *International Review of Electrical Engineering*, p. 66, Jan. 2006.
- [25] A. Barnard, S. T. Engler, and K. Binsted, "Mars habitat power consumption constraints, prioritization, and optimization," *Journal of Space Safety Engineering*, vol. 6, no. 4, pp. 256–264, Dec. 2019, doi: 10.1016/j.jsse.2019.10.006.
- [26] R. Scheidegger and J. Soeder, "Spacecraft Bus Voltage Selection".
- [27] "FIGURE 5-Multilevel converter-driven applications overview.," ResearchGate. Accessed: May 14, 2024. [Online]. Available: https://www.researchgate.net/figure/Multilevel-converter-driven-applicationsoverview\_fig3\_284459407
- [28] W. Sheng and Q. Ge, "A novel seven-level active neutral-point-clamped converter topology with auxiliary commutating branches and its commutating strategies," in 2017 19th European Conference on Power Electronics and Applications (EPE'17 ECCE Europe), Sep. 2017, p. P.1-P.10. doi: 10.23919/EPE17ECCEEurope.2017.8098925.
- [29] S. Coday, D. Menzi, J. Huber, and J. W. Kolar, "A Novel Non-Mirrored Buck-Boost Flying Capacitor Multilevel DC-DC Converter Topology," in 2022 IEEE 7th

Southern Power Electronics Conference (SPEC), Dec. 2022, pp. 1–6. doi: 10.1109/SPEC55080.2022.10058223.

- [30] X. Li, L. Qu, B. Zhang, H. Liao, and Z. Zhang, "A novel topolgoy of multi-level converters using split wound coupled inductors," in *IECON 2017 - 43rd Annual Conference of the IEEE Industrial Electronics Society*, Oct. 2017, pp. 4834–4838. doi: 10.1109/IECON.2017.8216834.
- [31] J. Zhang, S. Xu, Z. Din, and X. Hu, "Hybrid Multilevel Converters: Topologies, Evolutions and Verifications," *Energies*, vol. 12, no. 4, Art. no. 4, Jan. 2019, doi: 10.3390/en12040615.
- [32] J. Rodriguez, S. Bernet, P. K. Steimer, and I. E. Lizama, "A Survey on Neutral-Point-Clamped Inverters," *IEEE Trans. Ind. Electron.*, vol. 57, no. 7, pp. 2219–2230, Jul. 2010, doi: 10.1109/TIE.2009.2032430.
- [33] G. F. G. has extensive practical experience with imperix products O. the knowledge base, H. I. the A. of S. N. on G.-C. Converters, and T. Applications, "Neutral Point Clamped Inverter (NPC)," imperix. Accessed: Feb. 17, 2024. [Online]. Available: https://imperix.com/doc/implementation/neutral-point-clamped-inverter
- [34] I. M. Salagae and H. du T Mouton, "Natural balancing of neutral-point-clamped converters under POD pulsewidth modulation," in *IEEE 34th Annual Conference on Power Electronics Specialist, 2003. PESC '03.*, Jun. 2003, pp. 47–52 vol.1. doi: 10.1109/PESC.2003.1218272.
- [35] J.-W. Kang, S.-W. Hyun, Y. Kan, H. Lee, and J.-H. Lee, "A Novel Zero Dead-Time PWM Method to Improve the Current Distortion of a Three-Level NPC Inverter," *Electronics*, vol. 9, no. 12, Art. no. 12, Dec. 2020, doi: 10.3390/electronics9122195.
- [36] Powerex, "Introduction to Three Level Inverter (TLI) Technology." Jun. 01, 2009.
- [37] M. Frisch, V. GmbH, B. Str, T. Ernö, and V. Kft, "Advantages of NPC Inverter Topologies with Power Modules".
- [38] P. Mehta, A. Kunapara, and N. Karelia, "Improvement in Switching Strategy Used for Even Loss Distribution in ANPC Multilevel Inverter," *Procedia Technology*, vol. 21, pp. 386–392, Jan. 2015, doi: 10.1016/j.protcy.2015.10.056.
- [39] T. A. Meynard, H. Foch, P. Thomas, J. Courault, R. Jakob, and M. Nahrstaedt, "Multicell converters: basic concepts and industry applications," *IEEE Transactions* on *Industrial Electronics*, vol. 49, no. 5, pp. 955–964, Oct. 2002, doi: 10.1109/TIE.2002.803174.
- [40] V. Antoni, "Flying Capacitor Inverter".
- [41] A. Schiop and P. Scortaru, "Simulink model of flying capacitor multilevel inverter," in 2008 11th International Conference on Optimization of Electrical and Electronic Equipment, Brasov, Romania: IEEE, May 2008, pp. 203–208. doi: 10.1109/OPTIM.2008.4602410.
- [42] G. Gateau, M. Fadel, P. Maussion, R. Bensaid, and T. A. Meynard, "Multicell converters: active control and observation of flying-capacitor voltages," *IEEE Trans. Ind. Electron.*, vol. 49, no. 5, pp. 998–1008, Oct. 2002, doi: 10.1109/TIE.2002.803200.
- [43] L. Amet, M. Ghanes, and J. P. Barbot, "Direct control based on sliding mode techniques for multicell serial chopper," in *Proceedings of the 2011 American Control Conference*, San Francisco, CA: IEEE, Jun. 2011, pp. 751–756. doi: 10.1109/ACC.2011.5991333.

- [44] M. A. Perez, S. Ceballos, G. Konstantinou, J. Pou, and R. P. Aguilera, "Modular Multilevel Converters: Recent Achievements and Challenges," *IEEE Open Journal* of the Industrial Electronics Society, vol. 2, pp. 224–239, 2021, doi: 10.1109/OJIES.2021.3060791.
- [45] G. P. Adam, I. Abdelsalam, J. E. Fletcher, G. M. Burt, D. Holliday, and S. J. Finney, "New Efficient Submodule for a Modular Multilevel Converter in Multiterminal HVDC Networks," *IEEE Transactions on Power Electronics*, vol. 32, no. 6, pp. 4258–4278, Jun. 2017, doi: 10.1109/TPEL.2016.2603180.
- [46] Y. Wang, A. Aksoz, T. Geury, S. B. Ozturk, O. C. Kivanc, and O. Hegazy, "A Review of Modular Multilevel Converters for Stationary Applications," *Applied Sciences*, vol. 10, no. 21, Art. no. 21, Jan. 2020, doi: 10.3390/app10217719.
- [47] M. A. Perez, S. Bernet, J. Rodriguez, S. Kouro, and R. Lizana, "Circuit Topologies, Modeling, Control Schemes, and Applications of Modular Multilevel Converters," *IEEE Transactions on Power Electronics*, vol. 30, no. 1, pp. 4–17, Jan. 2015, doi: 10.1109/TPEL.2014.2310127.
- [48] E. Muravleva, B. Canbaz, J. Wang, L. Qu, and J. Hudgins, "Switch Cell Design for Novel High-frequency Press-pack SiC FET Modules," Oct. 2023, pp. 5455–5461. doi: 10.1109/ECCE53617.2023.10362443.
- [49] G. S. Konstantinou and V. G. Agelidis, "Performance evaluation of half-bridge cascaded multilevel converters operated with multicarrier sinusoidal PWM techniques," in 2009 4th IEEE Conference on Industrial Electronics and Applications, May 2009, pp. 3399–3404. doi: 10.1109/ICIEA.2009.5138833.
- [50] J. Bhatnagar and V. Dave, "A Comparative Study of Different Topologies of Multilevel Inverters".
- [51] S. Norrga, L. Ängquist, K. Ilves, L. Harnefors, and H.-P. Nee, "Decoupled steadystate model of the modular multilevel converter with half-bridge cells," in 6th IET International Conference on Power Electronics, Machines and Drives (PEMD 2012), Bristol, UK: IET, 2012, pp. A102–A102. doi: 10.1049/cp.2012.0232.
- [52] L. Delmas, G. Gateau, T. A. Meynard, and H. Foch, "Stacked multicell converter (SMC): control and natural balancing," in 2002 IEEE 33rd Annual IEEE Power Electronics Specialists Conference. Proceedings (Cat. No.02CH37289), Jun. 2002, pp. 689–694 vol.2. doi: 10.1109/PSEC.2002.1022534.
- [53] S. H. Hosseini and M. Sadeghi, "Reduced Stacked Multicell converter with minimized stored energy of flying capacitors," in 2011 2nd IEEE PES International Conference and Exhibition on Innovative Smart Grid Technologies, Dec. 2011, pp. 1–5. doi: 10.1109/ISGTEurope.2011.6162757.
- [54] A. K. Sadigh, S. H. Hosseini, M. Sabahi, and G. B. Gharehpetian, "Double Flying Capacitor Multicell Converter Based on Modified Phase-Shifted Pulsewidth Modulation," *IEEE Transactions on Power Electronics*, vol. 25, no. 6, pp. 1517– 1526, Jun. 2010, doi: 10.1109/TPEL.2009.2039147.
- [55] B. P. McGrath, T. Meynard, G. Gateau, and D. G. Holmes, "Optimal Modulation of Flying Capacitor and Stacked Multicell Converters Using a State Machine Decoder," *IEEE Transactions on Power Electronics*, vol. 22, no. 2, pp. 508–516, Mar. 2007, doi: 10.1109/TPEL.2006.889932.
- [56] M. A. Hosseinzadeh, E. Babaei, and M. Sabahi, "Back-to-back stacked multicell converter," in 2012 3rd Power Electronics and Drive Systems Technology (PEDSTC), Tehran, Iran: IEEE, Feb. 2012, pp. 410–415. doi: 10.1109/PEDSTC.2012.6183365.

- [57] G. Gateau, T. A. Meynard, and H. Foch, "Stacked multicell converter (SMC): properties and design," in 2001 IEEE 32nd Annual Power Electronics Specialists Conference (IEEE Cat. No.01CH37230), Jun. 2001, pp. 1583–1588 vol. 3. doi: 10.1109/PESC.2001.954345.
- [58] R. Naderi, A. K. Sadigh, and K. M. Smedley, "Dual Flying Capacitor Active-Neutral-Point-Clamped Multilevel Converter," *IEEE Transactions on Power Electronics*, vol. 31, no. 9, pp. 6476–6484, Sep. 2016, doi: 10.1109/TPEL.2015.2501401.
- [59] K. Wang, L. Xu, Z. Zheng, and Y. Li, "Capacitor Voltage Balancing of a Five-Level ANPC Converter Using Phase-Shifted PWM," *IEEE Transactions on Power Electronics*, vol. 30, no. 3, pp. 1147–1156, Mar. 2015, doi: 10.1109/TPEL.2014.2320985.
- [60] P. Mehta and M. Kumar, "Capacitor voltage balancing and THD analysis in ANPC multilevel inverter," in 2018 IEEMA Engineer Infinite Conference (eTechNxT), Mar. 2018, pp. 1–5. doi: 10.1109/ETECHNXT.2018.8385376.
- [61] S. Ye, J. Jiang, J. Li, Y. Liu, Z. Zhou, and C. Liu, "Fault Diagnosis and Tolerance Control of Five-Level Nested NPP Converter Using Wavelet Packet and LSTM," *IEEE Transactions on Power Electronics*, vol. 35, no. 2, pp. 1907–1921, 2020, doi: 10.1109/TPEL.2019.2921677.
- [62] D. Klement, J. Wang, and J. Janoušek, "Design of a Three Phase Fault Tolerant Nested Neutral Point Piloted Converter with Active Capacitor Voltage Balancing and Space-Vector Modulation," in *Proceedings II of the 29st Conference STUDENT EEICT 2023: Selected papers.*, Brno, Czech republic: Brno University of Technology, Faculty of Electrical Engineering and Communication, 2023, pp. 141– 143. doi: 10.13164/eeict.2023.141.
- [63] U.-M. Choi, F. Blaabjerg, and K.-B. Lee, "Study and Handling Methods of Power IGBT Module Failures in Power Electronic Converter Systems," *IEEE Transactions* on *Power Electronics*, vol. 30, no. 5, pp. 2517–2533, May 2015, doi: 10.1109/TPEL.2014.2373390.
- [64] S. Yang, A. Bryant, P. Mawby, D. Xiang, L. Ran, and P. Tavner, "An industrybased survey of reliability in power electronic converters," in 2009 IEEE Energy Conversion Congress and Exposition, Sep. 2009, pp. 3151–3157. doi: 10.1109/ECCE.2009.5316356.
- [65] F. Rojas, C. Jerez, C. M. Hackl, O. Kalmbach, J. Pereda, and J. Lillo, "Faults in Modular Multilevel Cascade Converters—Part I: Reliability, Failure Mechanisms, and Fault Impact Analysis," *IEEE Open Journal of the Industrial Electronics Society*, vol. 3, pp. 628–649, 2022, doi: 10.1109/OJIES.2022.3213510.
- [66] Dynex Semiconductor Limited *et al.*, "Press-pack IGBTs for HVDC and FACTs," *CSEE JPES*, vol. 3, no. 3, pp. 302–310, Oct. 2017, doi: 10.17775/CSEEJPES.2016.01740.
- [67] R. S. Chokhawala, J. Catt, and L. Kiraly, "A discussion on IGBT short-circuit behavior and fault protection schemes," *IEEE Trans. on Ind. Applicat.*, vol. 31, no. 2, pp. 256–263, Apr. 1995, doi: 10.1109/28.370271.
- [68] J. P. Desai, "Analytical Review of MTPA with Field Weakening Control of IPMSM on FEA Validated Design," *Trans Indian Natl. Acad. Eng.*, vol. 8, no. 2, pp. 305–316, Jun. 2023, doi: 10.1007/s41403-023-00399-7.
- [69] W. A. Khan, "Torque Maximizing and Flux Weakening Control of Synchronous Machines".

- [70] Shoudao Huang, Ziqiang Chen, Keyuan Huang, and Jian Gao, "Maximum torque per ampere and flux-weakening control for PMSM based on curve fitting," in 2010 IEEE Vehicle Power and Propulsion Conference, Lille, France: IEEE, Sep. 2010, pp. 1–5. doi: 10.1109/VPPC.2010.5729024.
- [71] S. M. Ferdous, P. Garcia, M. A. M. Oninda, and Md. A. Hoque, "MTPA and Field Weakening Control of Synchronous Reluctance motor," in 2016 9th International Conference on Electrical and Computer Engineering (ICECE), Dec. 2016, pp. 598– 601. doi: 10.1109/ICECE.2016.7853991.
- [72] G. Gateau, T. A. Meynard, and H. Foch, "Stacked multicell converter (SMC): properties and design," in 2001 IEEE 32nd Annual Power Electronics Specialists Conference (IEEE Cat. No.01CH37230), Jun. 2001, pp. 1583–1588 vol. 3. doi: 10.1109/PESC.2001.954345.
- [73] G. Sharma and A. K. Kapoor, "A voltage balanced back-to-back stacked multicell converter," in 2016 IEEE 7th Power India International Conference (PIICON), Nov. 2016, pp. 1–6. doi: 10.1109/POWERI.2016.8077362.
- [74] R. H. Wilkinson, H. T. Du Mouton, and T. A. Meynard, "Natural balance of multicell converters," in *IEEE 34th Annual Conference on Power Electronics Specialist, 2003. PESC '03.*, Acapulco, Mexico: IEEE, 2003, pp. 1307–1312. doi: 10.1109/PESC.2003.1216777.
- [75] R. H. Wilkinson, T. A. Meynard, and H. du Toit Mouton, "Natural Balance of Multicell Converters: The General Case," *IEEE Transactions on Power Electronics*, vol. 21, no. 6, pp. 1658–1666, Nov. 2006, doi: 10.1109/TPEL.2006.882951.
- [76] X. Yuang, H. Stemmler, and I. Barbi, "Self-balancing of the clamping-capacitor-voltages in the multilevel capacitor-clamping-inverter under sub-harmonic PWM modulation," *IEEE Transactions on Power Electronics*, vol. 16, no. 2, pp. 256–263, Mar. 2001, doi: 10.1109/63.911150.
- [77] J. Aguillon-Garcia, J. M. Fernandez-Nava, and P. Banuelos-Sanchez, "Unbalanced voltage effects on a single phase multilevel inverter due to control strategies," in *INTELEC 2004. 26th Annual International Telecommunications Energy Conference*, Sep. 2004, pp. 140–145. doi: 10.1109/INTLEC.2004.1401457.
- [78] M. Ben Smida and F. Ben Ammar, "Modeling and DBC-PSC-PWM Control of a Three-Phase Flying-Capacitor Stacked Multilevel Voltage Source Inverter," *IEEE Transactions on Industrial Electronics*, vol. 57, no. 7, pp. 2231–2239, Jul. 2010, doi: 10.1109/TIE.2009.2030764.
- [79] Z. Mohzani, B. P. McGrath, and D. G. Holmes, "A Generalized Natural Balance Model and Balance Booster Filter Design for Three-Level Neutral-Point-Clamped Converters," *IEEE Transactions on Industry Applications*, vol. 51, no. 6, pp. 4605– 4613, Nov. 2015, doi: 10.1109/TIA.2015.2448618.
- [80] Q. Cheng, C. Wang, Z. Chen, and Z. Li, "A Capacitor-Voltage-Balancing Method Based on Optimal Zero-Sequence Voltage Injection in Stacked Multicell Converter," *IEEE Journal of Emerging and Selected Topics in Power Electronics*, vol. 9, no. 4, pp. 4700–4714, Aug. 2021, doi: 10.1109/JESTPE.2020.3008706.
- [81] "Sonel S.A." Accessed: Feb. 29, 2024. [Online]. Available: https://www.sonel.pl/
- [82] Y. N. Do, T. X. Le, N. B. Nguyen, T. T. Ngo, and Faculty of Electro-MechanicsHanoi University of Mining and Geology, "Impact of asymmetrical phenomena on asynchronousthree-phase motors in operation mode," *JMES*, vol. 61, no. 3, pp. 68–74, Jun. 2020, doi: 10.46326/JMES.2020.61(3).08.

- [83] I. Plummer, "Assymmetry in distribution systems: causes, harmful effects and remedies," Master of Science in Electrical Engineering, Louisiana State University and Agricultural and Mechanical College, 2011. doi: 10.31390/gradschool\_theses.1490.
- [84] A. K. Sadigh, V. Dargahi, and K. Corzine, "New active capacitor voltage balancing method for five-level stacked multicell converter," in 2016 IEEE Applied Power Electronics Conference and Exposition (APEC), Mar. 2016, pp. 1191–1197. doi: 10.1109/APEC.2016.7468020.
- [85] A. M. Y. M. Ghias, J. Pou, and V. G. Agelidis, "An Active Voltage-Balancing Method Based on Phase-Shifted PWM for Stacked Multicell Converters," *IEEE Transactions on Power Electronics*, vol. 31, no. 3, pp. 1921–1930, Mar. 2016, doi: 10.1109/TPEL.2015.2439280.
- [86] J. Zhang, S. Xu, X. Hu, and Y. Zhu, "Voltage Balancing Control of Hybrid Stacked Multicell Converters Based on Modified Phase-Shifted PWM," *IEEE Access*, vol. 7, pp. 25589–25602, 2019, doi: 10.1109/ACCESS.2019.2900333.
- [87] J. Li and J. Jiang, "Active Capacitor Voltage-Balancing Methods Based on the Dynamic Model for a Five-Level Nested Neutral-Point Piloted Converter," *IEEE Transactions on Power Electronics*, vol. 33, no. 8, pp. 6567–6581, Aug. 2018, doi: 10.1109/TPEL.2017.2755470.
- [88] K. Wang, Z. Zheng, Y. Li, K. Liu, and J. Shang, "Neutral-Point Potential Balancing of a Five-Level Active Neutral-Point-Clamped Inverter," *IEEE Transactions on Industrial Electronics*, vol. 60, no. 5, pp. 1907–1918, May 2013, doi: 10.1109/TIE.2012.2227898.
- [89] J. Pou, J. Zaragoza, S. Ceballos, M. Saeedifard, and D. Boroyevich, "A Carrier-Based PWM Strategy With Zero-Sequence Voltage Injection for a Three-Level Neutral-Point-Clamped Converter," *IEEE Transactions on Power Electronics*, vol. 27, no. 2, pp. 642–651, Feb. 2012, doi: 10.1109/TPEL.2010.2050783.
- [90] "Zero sequence voltage in three-phase networks," A. Eberle. Accessed: Feb. 29, 2024. [Online]. Available: https://www.a-eberle.de/en/info-letter/info-letter-no-5/
- [91] Q. Cheng, C. Wang, X. You, Z. Chen, and Z. Dong, "Voltage-Balancing Control in Stacked Multicell Converter Based on Single Space-Vector Modulation," *IEEE Transactions on Power Electronics*, vol. 37, no. 1, pp. 344–353, Jan. 2022, doi: 10.1109/TPEL.2021.3098843.
- [92] Y. Li, P. Zhang, J. Hang, S. Ding, L. Liu, and Q. Wang, "Comparison of dynamic characteristics of field oriented control and model predictive control for permanent magnet synchronous motor," in 2018 13th IEEE Conference on Industrial Electronics and Applications (ICIEA), May 2018, pp. 2431–2434. doi: 10.1109/ICIEA.2018.8398117.
- [93] X. Zhang, X. Xie, and R. Yao, "Field oriented control for permanent magnet synchronous motor based on DSP experimental platform," in *The 27th Chinese Control and Decision Conference (2015 CCDC)*, May 2015, pp. 1870–1875. doi: 10.1109/CCDC.2015.7162224.
- [94] G. Sorrentino, S. Circosta, R. Galluzzi, N. Amati, and A. Tonoli, "Implementation of a Field-Oriented Control Strategy for Electromagnetic Shock Absorbers," in 2022 *International Symposium on Electromobility (ISEM)*, Oct. 2022, pp. 1–6. doi: 10.1109/ISEM55847.2022.9976603.

- [95] "Vector control for dummies Switchcraft." Accessed: Nov. 10, 2021. [Online]. Available: https://www.switchcraft.org/learning/2016/12/16/vector-control-fordummies
- [96] "ABC to αβγ." Accessed: Mar. 02, 2024. [Online]. Available: https://www.typhoon-hil.com/documentation/typhoon-hil-softwaremanual/References/abc\_to\_alpha\_beta.html
- [97] R. Gora, R. Biswas, R. K. Garg, and U. Nangia, "Field Oriented Control of Permanent Magnet Synchronous Motor (PMSM) Driven Electric Vehicle And Its Performance Analysis," in 2021 IEEE 4th International Conference on Computing, Power and Communication Technologies (GUCON), Sep. 2021, pp. 1–6. doi: 10.1109/GUCON50781.2021.9573814.
- [98] E. Yesilbag and L. T. Ergene, "Field oriented control of permanent magnet synchronous motors used in washers," in 2014 16th International Power Electronics and Motion Control Conference and Exposition, Sep. 2014, pp. 1259–1264. doi: 10.1109/EPEPEMC.2014.6980685.
- [99] B. Adhavan, A. Kuppuswamy, G. Jayabaskaran, and V. Jagannathan, "Field oriented control of Permanent Magnet Synchronous Motor (PMSM) using fuzzy logic controller," in 2011 IEEE Recent Advances in Intelligent Computational Systems, Sep. 2011, pp. 587–592. doi: 10.1109/RAICS.2011.6069379.
- [100] "Implement ab to αβ transformation Simulink." Accessed: May 15, 2024. [Online]. Available:

https://www.mathworks.com/help/mcb/ref/clarketransform.html

- [101] S. Das, E. Hossain, and Md. Z. Khan, "Fixed Point Implementation of Grid Tied Inverter in Digital Signal Processing Controller," *IEEE Access*, pp. 1–1, May 2020, doi: 10.1109/ACCESS.2020.2993985.
- [102] O. Tahmaz, M. N. Ekim, and A. B. Yildiz, "Vector Control of Permanent Magnet Synchronous Motor by a Two-Level SPWM Inverter," in 2020 4th International Symposium on Multidisciplinary Studies and Innovative Technologies (ISMSIT), Istanbul, Turkey: IEEE, Oct. 2020, pp. 1–7. doi: 10.1109/ISMSIT50672.2020.9254617.
- [103] "Implement αβ to dq transformation Simulink." Accessed: May 18, 2024. [Online]. Available: https://www.mathworks.com/help/mcb/ref/parktransform.html
- [104] P. L. Zhang and H. Qin, "How to Set the Sensor Position Bias Angle," 2021.
- [105] M. P. Kaźmierkowski, R. Krishnan, and F. Blaabjerg, *Control in Power Electronics: Selected Problems*. Academic Press, 2002.
- [106] "SVM Theory." Accessed: Mar. 11, 2024. [Online]. Available: https://www.pscad.com/webhelp/Master\_Library\_Models/HVDC\_and\_FACTS/Spa ce\_Vector\_Modulation/SVM\_Theory.htm
- [107] "The Fundamental Theory Behind Space Vector Pulse Width Modulation." Accessed: Mar. 17, 2024. [Online]. Available: https://resources.systemanalysis.cadence.com/blog/msa2021-the-fundamental-theory-behind-space-vectorpulse-width-modulation
- [108] "Space Vector Pulse Width Modulation MSS Software Implementation User Guide".
- [109] "SVM Theory." Accessed: May 16, 2024. [Online]. Available: https://www.pscad.com/webhelp/Master\_Library\_Models/HVDC\_and\_FACTS/Spa ce\_Vector\_Modulation/SVM\_Theory.htm

- [110] "Field Oriented Control vs. Sinusoidal Commutation." Accessed: Mar. 11, 2024. [Online]. Available: https://www.motioncontroltips.com/faq-whats-the-differencebetween-field-oriented-control-and-sinusoidal-commutation/
- [111] N. Celanovic and D. Boroyevich, "A fast space-vector modulation algorithm for multilevel three-phase converters," *IEEE Trans. on Ind. Applicat.*, vol. 37, no. 2, pp. 637–641, Apr. 2001, doi: 10.1109/28.913731.
- [112] J. Kim and Y. Cho, "Overcurrent and Short-Circuit Protection Method using Desaturation Detection of SiC MOSFET," in 2020 IEEE PELS Workshop on Emerging Technologies: Wireless Power Transfer (WoW), Seoul, Korea (South): IEEE, Nov. 2020, pp. 197–200. doi: 10.1109/WoW47795.2020.9291267.
- [113] T. Bertelshofer, "Design Rules to Adapt the Desaturation Detection for SiC MOSFET Modules," 2017.
- [114] "AND8093-D.pdf." Accessed: Mar. 17, 2024. [Online]. Available: https://www.onsemi.com/pub/Collateral/AND8093-D.PDF
- [115] "2018hvi\_how\_to\_protect\_sic\_mosfets\_the\_best\_way.pdf." Accessed: Mar. 17, 2024. [Online]. Available: https://www.ti.com/content/dam/videos/externalvideos/3/3816841626001/5840522179001.mp4/subassets/2018hvi\_how\_to\_protect\_ sic\_mosfets\_the\_best\_way.pdf
- [116] S. Lee, O. Lee, and I. Nam, "Review of Short-circuit Protection Circuits for SiC MOSFETs," JSTS, vol. 23, no. 2, pp. 128–137, Apr. 2023, doi: 10.5573/JSTS.2023.23.2.128.
- [117] Y. Barazi, "Fast short-circuit protection for SiC MOSFETs in extreme short-circuit".
- [118] "Infineon-TLE4973-RE35x5-S0010-DataSheet-v02\_10-EN.pdf." Accessed: Mar. 17, 2024. [Online]. Available: https://www.infineon.com/dgdl/Infineon-TLE4973-RE35x5-S0010-DataSheet-v02\_10-EN.pdf?fileId=8ac78c8c8b6555fe018bd3a9afe7609b
- [119] C. Ding, X. Tian, T. Nie, and Z. Yuan, "Influence of capacitor-buffered hybrid DC circuit breaker on bipolar short circuit fault of three-terminal MMC-HVDC transmission system," *Energy Reports*, vol. 6, pp. 1276–1282, Dec. 2020, doi: 10.1016/j.egyr.2020.11.043.
- [120] "How to safely discharge a capacitor?" Accessed: Mar. 23, 2024. [Online]. Available: https://www.tme.eu/en/news/library-articles/page/22156/how-to-safelydischarge-a-capacitor/
- [121] "nMOSFET\_Physics.pdf." Accessed: May 17, 2024. [Online]. Available: https://neurophysics.ucsd.edu/courses/physics\_120/nMOSFET\_Physics.pdf
- [122] "PLECS | Plexim." Accessed: Mar. 23, 2024. [Online]. Available: https://www.plexim.com/products/plecs
- [123] J. H. Allmeling and W. P. Hammer, "PLECS-piece-wise linear electrical circuit simulation for Simulink," in *Proceedings of the IEEE 1999 International Conference* on Power Electronics and Drive Systems. PEDS'99 (Cat. No.99TH8475), Jul. 1999, pp. 355–360 vol.1. doi: 10.1109/PEDS.1999.794588.
- [124] "Thermal Simulation | Plexim." Accessed: Mar. 23, 2024. [Online]. Available: https://www.plexim.com/products/plecs/thermal
- [125] "PLECS Coder | Plexim." Accessed: Mar. 23, 2024. [Online]. Available: https://www.plexim.com/products/plecs\_coder
- [126] "TI C2000 Code Generation | Plexim." Accessed: Mar. 23, 2024. [Online]. Available: https://www.plexim.com/download/tsp\_c2000

- [127] "STM32 Code Generation | Plexim." Accessed: Mar. 23, 2024. [Online]. Available: https://www.plexim.com/download/tsp\_stm32
- [128] "RT Box | Plexim." Accessed: Mar. 23, 2024. [Online]. Available: https://www.plexim.com/products/rt\_box
- [129] "Gate voltage in the power electronics modeling and simulation PLECS User Forum." Accessed: Apr. 27, 2024. [Online]. Available: https://forum.plexim.com/7752/gate-voltage-the-power-electronics-modeling-andsimulation
- [130] "Whitepapers Total Harmonic Distortion and Effects in Electrical Power Systems." Accessed: Apr. 28, 2024. [Online]. Available: https://www.ikonixusa.com/whitepapers/total-harmonic-distortion-and-effects-inelectrical-power-systems
- [131] "Power Factor and THD of Power Supply: What They Are and Why They Matter - uPowerTek," https://www.upowertek.com/. Accessed: Apr. 28, 2024. [Online]. Available: https://www.upowertek.com/power-factor-and-thd-of-power-supplywhat-they-are-and-why-they-matter/
- [132] admin, "Low vs Medium vs High vs EHV vs UHV Voltage Ranges," ElectricalEngineering.XYZ. Accessed: Mar. 24, 2024. [Online]. Available: https://www.electricalengineering.xyz/power-systems/low-vs-medium-vs-high-vsehv-vs-uhv-voltage-ranges/
- [133] "PhD Thesis Patassa.pdf." Accessed: Mar. 23, 2024. [Online]. Available: https://amsdottorato.unibo.it/9183/1/PhD%20Thesis%20Patassa.pdf
- [134] H. W. Beaty, Ed., *Handbook of electric power calculations*, 3rd ed. in McGraw-Hill calculations. New York: McGraw-Hill, 2001.
- [135] "Total Gate Charge | Electronics Basics | ROHM." Accessed: Mar. 24, 2024. [Online]. Available: https://www.rohm.com/electronics-basics/transistors/tr\_what10
- [136] P. Karamanakos and T. Geyer, "Guidelines for the Design of Finite Control Set Model Predictive Controllers," *IEEE Transactions on Power Electronics*, vol. PP, pp. 1–1, Nov. 2019, doi: 10.1109/TPEL.2019.2954357.
- [137] S. Wiedemann and A. Dziechciarz, "Comparative evaluation of DTC strategies for the Synchronous Reluctance Machine," Jun. 2015. doi: 10.1109/EVER.2015.7112972.
- [138] "Asst7.pdf." Accessed: Mar. 24, 2024. [Online]. Available: https://hades.mech.northwestern.edu/images/6/61/Asst7.pdf
- [139] "Step-By Step Guide To Select Power MOSFETs." Accessed: Mar. 24, 2024. [Online]. Available: https://www.electronicsforu.com/buyers-guides/guide-to-selectpower-mosfets
- [140] "TW015Z65C\_datasheet\_en\_20230616-3247401.pdf." Accessed: Mar. 24, 2024. [Online]. Available: https://eu.mouser.com/datasheet/2/408/TW015Z65C\_datasheet\_en\_20230616-3247401.pdf
- [141] "stw65n023m9-4.pdf." Accessed: Mar. 24, 2024. [Online]. Available: https://www.st.com/resource/en/datasheet/stw65n023m9-4.pdf
- [142] "Microsemi\_MSC035SMA070B4\_SiC\_MOSFET\_Datasheet\_B-2934449.pdf." Accessed: Mar. 24, 2024. [Online]. Available: https://eu.mouser.com/datasheet/2/268/Microsemi\_MSC035SMA070B4\_SiC\_MOS FET\_Datasheet\_B-2934449.pdf

- [143] G. Lakkas, "MOSFET power losses and how they affect power-supply efficiency," 2016.
- [144] "AND9083-D.pdf." Accessed: Mar. 26, 2024. [Online]. Available: https://www.onsemi.com/pub/Collateral/AND9083-D.PDF
- [145] "What is Kelvin connection? | Toshiba Electronic Devices & Storage Corporation
  | Asia-English." Accessed: May 18, 2024. [Online]. Available: https://toshiba.semicon-storage.com/ap-

en/semiconductor/knowledge/faq/mosfet/what-is-kelvin-connection.html

- [146] "What is Kelvin connection? | Toshiba Electronic Devices & Storage Corporation | Europe(EMEA)." Accessed: Mar. 26, 2024. [Online]. Available: https://toshiba.semicon-storage.com/eu/semiconductor/knowledge/faq/mosfet/whatis-kelvin-connection.html
- [147] "Using Kelvin connections to enhance switching efficiency in SiC FETs." Accessed: Mar. 26, 2024. [Online]. Available: https://www.qorvo.com/designhub/blog/https//www.qorvo.com/design-hub/blog/using-kelvin-connections-toenhance-switching-efficiency-in-sic-fets
- [148] "Silicon Carbide Products SPICE and PLECS Files | Microchip Technology." Accessed: Mar. 30, 2024. [Online]. Available: https://www.microchip.com/enus/software-library/sic-products-spice-files
- [149] J. Stewart, J. Neely, J. Delhotal, and J. Flicker, "DC link bus design for high frequency, high temperature converters," in 2017 IEEE Applied Power Electronics Conference and Exposition (APEC), Tampa, FL: IEEE, Mar. 2017, pp. 809–815. doi: 10.1109/APEC.2017.7930789.
- [150] "KEM\_F3126\_C4AU-3316673.pdf." Accessed: Mar. 30, 2024. [Online]. Available: https://eu.mouser.com/datasheet/2/447/KEM\_F3126\_C4AU-3316673.pdf
- [151] admin, "Influence of ESR and Ripple Current for the Capacitor Selection," European Passive Components Institute. Accessed: Mar. 30, 2024. [Online]. Available: https://epci.eu/understanding-the-influence-of-esr-and-ripple-current-forthe-capacitor-selection/
- [152] "Specter Engineering Inverter DC Link Capacitor Selection," Specter Engineering. Accessed: Mar. 30, 2024. [Online]. Available: https://www.specterengineering.com/blog/2019/9/7/dc-link-capacitor-selection-foryour-inverter
- [153] J. W. Kolar, T. M. Wolbank, and M. Schrodl, "Analytical calculation of the RMS current stress on the DC link capacitor of voltage DC link PWM converter systems," in 1999. Ninth International Conference on Electrical Machines and Drives (Conf. Publ. No. 468), Sep. 1999, pp. 81–89. doi: 10.1049/cp:19990995.
- [154] "KEM\_F3130\_R71H-3316819.pdf." Accessed: Mar. 30, 2024. [Online]. Available: https://eu.mouser.com/datasheet/2/447/KEM\_F3130\_R71H-3316819.pdf
- [155] "Isolation: A quick guide to the essentials | RECOM." Accessed: Mar. 30, 2024. [Online]. Available: https://recom-power.com/en/rec-n-isolation-a-quick-guide-tothe-essentials-112.html?0
- [156] Keysight, "Understanding Bandwidth Requirements When Measuring Switching Characteristics in Power Electronic Applications | Keysight." Accessed: Mar. 30, 2024. [Online]. Available: https://www.keysight.com/us/en/assets/7122-1080/article-reprints/Understanding-bandwidth-requirements.pdf
- [157] K. Hayashi, "High-precision Power Measurement of SiC Inverters," 2016.

- [158] "The Advantages of Differential Signaling." Accessed: Mar. 30, 2024. [Online]. Available: https://resources.system-analysis.cadence.com/blog/msa2021-theadvantages-of-differential-signaling
- [159] "cn0143.pdf." Accessed: Mar. 30, 2024. [Online]. Available: https://www.analog.com/media/en/reference-design-documentation/referencedesigns/cn0143.pdf
- [160] A. Patel, "Current measurement in power electronic and motor drive applications a comprehensive study".
- [161] "Switching," E-Mobility Engineering. Accessed: Apr. 01, 2024. [Online]. Available: https://www.emobility-engineering.com/switching/
- [162] "LESR\_15-NP\_eng\_tds.pdf." Accessed: Apr. 01, 2024. [Online]. Available: https://media.distrelec.com/Web/Downloads/\_t/ds/LESR\_15-NP\_eng\_tds.pdf
- [163] "Signal noise coupling." Accessed: Apr. 01, 2024. [Online]. Available: https://www.imm.dtu.dk/~flst/Notes/RobustLayout/node28.html#SECTION008300 0000000000000
- [164] "Single Ended vs Differential Inputs." Accessed: Apr. 01, 2024. [Online]. Available: https://community.sw.siemens.com/s/article/single-ended-vs-differentialinputs
- [165] "Frequently Asked Question | Analog Devices." Accessed: Apr. 01, 2024. [Online]. Available: https://www.englog.com/on/recourses/face/face.uby.should.weg.differential\_then
  - $https://www.analog.com/en/resources/faqs/faq_why\_should\_use\_differential\__than\_single\_ended.html$
- [166] "Infineon-TLI4971\_25\_50\_75\_120-DataSheet-v01\_30-EN.pdf." Accessed: Apr. 08, 2024. [Online]. Available: https://www.infineon.com/dgdl/Infineon-TLI4971\_25\_50\_75\_120-DataSheet-v01\_30-EN.pdf?fileId=5546d462700c0ae6017034d731621b09
- [167] "Resistors in Series and Parallel | Physics." Accessed: Apr. 08, 2024. [Online]. Available: https://courses.lumenlearning.com/suny-physics/chapter/21-1-resistorsin-series-and-parallel/
- [168] "amc1311-q1.pdf." Accessed: Apr. 08, 2024. [Online]. Available: https://www.ti.com/lit/ds/symlink/amc1311q1.pdf?ts=1712552148933&ref\_url=https%253A%252F%252Fwww.ti.com%252F product%252FAMC1311-Q1
- [169] "tmr1\_datasheet.pdf." Accessed: Apr. 15, 2024. [Online]. Available: https://www.tracopower.com/sites/default/files/products/datasheets/tmr1\_datasheet. pdf
- [170] "MOSFET Physics." Accessed: Apr. 18, 2024. [Online]. Available: https://www.mks.com/n/mosfet-physics
- [171] "Saturation Region an overview | ScienceDirect Topics." Accessed: Apr. 18, 2024. [Online]. Available: https://www.sciencedirect.com/topics/computer-science/saturation-region
- [172] "Active Gate Drivers for EMI and dv/dt Control." Accessed: Apr. 20, 2024.[Online]. Available: https://cpes.vt.edu/library/viewnugget/1085
- [173] A. Paredes Camacho, J. L. Romeral Martínez, and V. Sala Caselles, "Active gate drivers for high-frequency application of SiC MOSFETs," Universitat Politècnica de Catalunya, 2020. doi: 10.5821/dissertation-2117-328186.

- [174] N. Idir, J. J. Franchaud, and R. Bausiere, "Active Gate Voltage Control of Bidirectional Switches used in AC-AC Converters," in 2007 IEEE Power Electronics Specialists Conference, Jun. 2007, pp. 690–695. doi: 10.1109/PESC.2007.4342070.
- [175] Z. Gao, J. Zhang, Y. Huang, R. Guan, and Y. Zhou, "A Closed-Loop Active Gate Driver of SiC MOSFET for Voltage Spike Suppression," *IEEE Open Journal of Power Electronics*, vol. 3, pp. 723–730, 2022, doi: 10.1109/OJPEL.2022.3209334.
- [176] P. C. Bau, "CMOS active gate driver for closed-loop dv/dt control of wide bandgap power transistors".
- [177] "AND90063-D.pdf." Accessed: Apr. 20, 2024. [Online]. Available: https://www.mouser.com/pdfDocs/AND90063-D.pdf
- [178] "Gate Drivers and Gate Driving with SiC MOSFETs | Wolfspeed." Accessed: Apr. 20, 2024. [Online]. Available: https://www.wolfspeed.com/knowledgecenter/article/gate-drives-and-gate-driving-with-sic-mosfets/
- [179] H. B. Ekren, D. A. Philipps, G. Lyng Rodal, and D. Peftitsis, "Four Level Voltage Active Gate Driver for Loss and Slope Control in SiC MOSFETs," in 2022 IEEE 13th International Symposium on Power Electronics for Distributed Generation Systems (PEDG), Kiel, Germany: IEEE, Jun. 2022, pp. 1–6. doi: 10.1109/PEDG54999.2022.9923113.
- [180] "driving sic mos with new packaging.pdf." Accessed: Apr. 20, 2024. [Online]. Available: https://fsadn.rohm.com/on/products/databook/white\_paper/discrete/sic/mosfet/drivin

 $https://fscdn.rohm.com/en/products/databook/white_paper/discrete/sic/mosfet/driving\%20sic\%20mos\%20with\%20new\%20packaging.pdf$ 

- [181] "kdc\_mgj1-2940989.pdf." Accessed: Apr. 20, 2024. [Online]. Available: https://cz.mouser.com/datasheet/2/281/1/kdc\_mgj1-2940989.pdf
- [182] "Choose a High CMTI Gate Driver That Cuts Your SiC Switch Dead-Time | Analog Devices." Accessed: Apr. 20, 2024. [Online]. Available: https://www.analog.com/en/resources/technical-articles/choose-a-high-cmti-gatedriver-that-cuts-your-sic-switch-deadtime.html
- [183] W. Zhang and M. Begue, "Common Mode Transient Immunity (CMTI) for UCC2122x Isolated Gate Drivers," 2018.
- [184] I. T. AG, "TLI4971-A025T5-E0001 | 25 A, <2 %, 3.1-3.5V Infineon Technologies." Accessed: Apr. 21, 2024. [Online]. Available: https://www.infineon.com/cms/en/product/sensor/current-sensors/tli4971-a025t5e0001/
- [185] "MPLAB® Mindi<sup>TM</sup> Analog Simulator | Microchip Technology." Accessed: Apr. 21, 2024. [Online]. Available: https://www.microchip.com/en-us/toolsresources/develop/analog-development-tool-ecosystem/mplab-mindi-analogsimulator
- [186] "TLV709 | Buy TI Parts | TI.com." Accessed: May 19, 2024. [Online]. Available: https://www.ti.com/product/TLV709/part-details/TLV709A01DBVR
- [187] "Altium Designer Features | Altium." Accessed: Apr. 28, 2024. [Online]. Available: https://www.altium.com/altium-designer/features
- [188] "IPC-2221B.pdf." Accessed: Apr. 28, 2024. [Online]. Available: https://www.ipc.org/TOC/IPC-2221B.pdf
- [189] "Electrical Clearance | Altium Designer 21 Technical Documentation." Accessed: Apr. 28, 2024. [Online]. Available: https://www.altium.com/documentation/altium-designer/pcb-electrical-ruleclearance?version=21#split-plane-clearance-checking

- [190] "Signal Harness | Altium Designer 21 Technical Documentation." Accessed: May 05, 2024. [Online]. Available: https://www.altium.com/documentation/altiumdesigner/schematic-signal-harness?version=21
- [191] "PCB Design for Power Electronics Best Practices." Accessed: May 05, 2024.
   [Online]. Available: https://resources.pcb.cadence.com/blog/2020-pcb-design-for-power-electronics-best-practices
- [192] B. Genereaux, "Printed circuit board layout for switched- mode power supply".
- [193] "PCB Design Guidelines for High-Rel Power Electronics." Accessed: May 05, 2024. [Online]. Available: https://www.nwengineeringllc.com/article/pcb-designguidelines-for-high-rel-power-electronics.php
- [194] "Saturn PCB Toolkit Saturn PCB Design | Saturn PCB Design." Accessed: May 05, 2024. [Online]. Available: https://saturnpcb.com/saturn-pcb-toolkit/
- [195] "What is the point of Rooms in Altium (+ updating schematics) Page 1." Accessed: May 05, 2024. [Online]. Available: https://www.eevblog.com/forum/altium/what-is-the-point-of-rooms-in-altium-(updating-schematics)/
- [196] D. Zhuang, Y. Liu, S. Wu, and G. Huang, "Fault-Tolerant Control of IGBT Open-Circuit Failure in Five-Level Nested Neutral Point Piloted Converters," in 2023 3rd International Conference on Electrical Engineering and Control Science (IC2ECS), Dec. 2023, pp. 1317–1322. doi: 10.1109/IC2ECS60824.2023.10493687.
- [197] S. Ye, J. Jiang, Z. Zhou, C. Liu, and Y. Liu, "A Fast and Intelligent Open-Circuit Fault Diagnosis Method for a Five-Level NNPP Converter Based on an Improved Feature Extraction and Selection Model," *IEEE Access*, vol. 8, pp. 52852–52862, 2020, doi: 10.1109/ACCESS.2020.2981247.
- [198] P. Hekmati, I. P. Brown, and Z. J. Shen, "Fast Detection of Open Circuit Device Faults and Fault Tolerant Operation of Stacked Multilevel Converters," in 2019 IEEE Applied Power Electronics Conference and Exposition (APEC), Mar. 2019, pp. 1758–1765. doi: 10.1109/APEC.2019.8721923.

### **ABBREVIATIONS**

Abbreviations:

| HVDC    | High-Voltage Direct Current                       |  |  |
|---------|---------------------------------------------------|--|--|
| FACTS   | Flexible Alternating Current Transmission Systems |  |  |
| SiC     | Silicone Carbide                                  |  |  |
| IGBT    | Insulated-Gate Bipolar Transistor                 |  |  |
| UHVDC   | Ultra High-voltage Direct Current                 |  |  |
| STATCOM | Static Synchronous Compensator                    |  |  |
| DC      | Direct Current                                    |  |  |
| EMI     | Electromagnetic Interference                      |  |  |
| RFI     | Radio Frequency Interference                      |  |  |
| FOC     | Field Oriented Control                            |  |  |
| DTC     | Direct Torque Control                             |  |  |
| EV      | Electric Vehicle                                  |  |  |
| HEV     | Hybrid Electric Vehicle                           |  |  |
| IM      | Induction Motor                                   |  |  |
| AC      | Alternating Current                               |  |  |
| UPS     | Uninterruptible Power Source                      |  |  |
| NPC     | Neutral Point Clamped                             |  |  |
| VSC     | Voltage Source Converter                          |  |  |
| CSI     | Current Source Inverter                           |  |  |
| HFPP    | High-Frequency Press-Pack                         |  |  |
| NNPP    | Nested Neutral Point Piloted                      |  |  |
| ANPC    | Active Neutral Point Clamped                      |  |  |
| CCSM    | Cross-Connected Submodule                         |  |  |
| NPCSM   | Neutral Point Clamped Submodule                   |  |  |
| B2B     | Back-to-Back                                      |  |  |
| FC      | Flying Capacitor                                  |  |  |
| ACVB    | Active Capacitor Voltage Balancing                |  |  |
| MTPA    | Maximum Torque Per Ampere                         |  |  |
| PI      | Proportional-Integral                             |  |  |
| PID     | Proportional-Integral-Derivative                  |  |  |
| SVPWM   | Space Vector Pulse Width Modulation               |  |  |
| PWM     | Pulse Width Modulation                            |  |  |
| HiL     | Hardware in Loop                                  |  |  |
| IPMSM   | Interior Permanent Magnet Synchronous Motor       |  |  |
| THD     | Total Harmonic Distortion                         |  |  |
| ESR     | Equivalent Series Resistance                      |  |  |

| ESL   | Equivalent Series Inductance                     |
|-------|--------------------------------------------------|
| LDO   | Low-dropout                                      |
| RMS   | Root Mean Square                                 |
| DSP   | Digital Signal Processor                         |
| PCB   | Printed Circuit Board                            |
| AI    | Artificial Intelligence                          |
| DGUFS | Dependence-Guided Unsupervised Feature Selection |
| RFFS  | Random Forest Feature Selection                  |
| KNN   | K-Nearest Neighbor                               |
| LSTM  | Long Short-Term Memory                           |
| SMD   | Surface Mount Device                             |

## LIST OF APPENDICES

| APPENDIX A - SUBINTERVAL ANALYSIS             | . 92 |
|-----------------------------------------------|------|
| APPENDIX B - FAULT RIDE-THROUGH CONTROL-FLOW  | . 93 |
| APPENDIX C - ACTIVE GATE DRIVER SCHEMATICS    | . 94 |
| APPENDIX D - MAIN CONVERTER SCHEMATICS        | . 95 |
| APPENDIX E - ACTIVE GATE DRIVER PCB           | 106  |
| APPENDIX F - MAIN CONVERTER PCB               | 110  |
| APPENDIX G - ACTIVE GATE DRIVER VISUALIZATION | 114  |
| APPENDIX H - MAIN CONVERTER VISUALIZATION     | 115  |



### **Appendix A - Subinterval analysis**

**Appendix B - Fault ride-through control-flow** 





**Appendix C - Active gate driver schematics** 



**Appendix D - Main converter schematics** 





















# **Appendix E - Active gate driver PCB**








## **Appendix F - Main converter PCB**









## **Appendix G - Active gate driver visualization**





## **Appendix H - Main converter visualization**



